PIC32MX775F256H-80V/PT Microchip Technology, PIC32MX775F256H-80V/PT Datasheet - Page 135

256 KB Flash, 64 KB RAM, USB-OTG, Dual CAN, Ethernet, 80 MHz, 10-Bit ADC, DMA 64

PIC32MX775F256H-80V/PT

Manufacturer Part Number
PIC32MX775F256H-80V/PT
Description
256 KB Flash, 64 KB RAM, USB-OTG, Dual CAN, Ethernet, 80 MHz, 10-Bit ADC, DMA 64
Manufacturer
Microchip Technology
Series
PIC® 32MXr
Datasheet

Specifications of PIC32MX775F256H-80V/PT

Processor Series
PIC32MX7xx
Core
MIPS
Data Bus Width
32 bit
Program Memory Type
Flash
Program Memory Size
256 KB
Data Ram Size
64 KB
Interface Type
USB, I2C, UART, RS-232, RS-485, SPI
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
5
Number Of Timers
5
Operating Supply Voltage
2.3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TQFP-100
Operating Temperature Range
- 40 C to + 85 C
Supply Current (max)
10 mA
Core Processor
MIPS32® M4K™
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, Ethernet, I²C, SPI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
53
Eeprom Size
-
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.3 V ~ 3.6 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC32MX775F256H-80V/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
13.0
FIGURE 13-1:
© 2009-2011 Microchip Technology Inc.
Note 1: This data sheet summarizes the features
SOSCO/T1CK
Note 1: The default state of the SOSCEN (OSCCON<1>) during a device Reset is controlled by the FSOSCEN bit in
2: Some registers and associated bits
TIMER1
SOSCI
T1IF
Event Flag
Configuration Word, DEVCFG1.
of the PIC32MX5XX/6XX/7XX family of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 14. “Timers”
(DS61105)
Reference Manual” , which is available
from
(www.microchip.com/PIC32).
described in this section may not be
available on all devices. Refer to
Section 4.0 “Memory Organization”
this data sheet for device-specific register
and bit information.
TGATE (T1CON<7>)
the
TIMER1 BLOCK DIAGRAM
0
1
in
Microchip
the
Reset
Equal
SOSCEN
“PIC32
16-bit Comparator
web
TMR1
PR1
Family
site
in
PBCLK
Q
Q
(1)
Sync
Gate
D
This
synchronous/asynchronous 16-bit timer that can operate
as a free-running interval timer for various timing applica-
tions and counting external events. This timer can also
be used with the Low-Power Secondary Oscillator
(S
following modes are supported:
• Synchronous Internal Timer
• Synchronous Internal Gated Timer
• Synchronous External Timer
• Asynchronous External Timer
13.1
• Selectable clock prescaler
• Timer operation during CPU Idle and Sleep mode
• Fast bit manipulation using CLR, SET and INV
• Asynchronous mode can be used with the S
A simplified block diagram of the Timer1 module is
illustrated in
PIC32MX5XX/6XX/7XX
OSC
registers
to function as a Real-Time Clock (RTC)
) for Real-Time Clock (RTC) applications. The
family
Additional Supported Features
1 0
x 1
0 0
Figure
of
TSYNC (T1CON<2>)
13-1.
PIC32
TGATE (T1CON<7>)
TCS (T1CON<1>)
ON (T1CON<15>)
0
1
devices
(T1CON<5:4>)
TCKPS<1:0>
1, 8, 64, 256
Prescaler
Sync
DS61156G-page 135
2
features
OSC
one

Related parts for PIC32MX775F256H-80V/PT