ST7232AJ2 STMicroelectronics, ST7232AJ2 Datasheet - Page 82

no-image

ST7232AJ2

Manufacturer Part Number
ST7232AJ2
Description
8-BIT MCU WITH 8K FLASH/ROM, ADC, 4 TIMERS, SPI, SCI INTERFACE
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST7232AJ2

Hdflash Endurance
100 cycles, data retention
Clock Sources
crystal/ceramic resonator oscillators and bypass for external clock
Four Power Saving Modes
Halt, Active-Halt, Wait and Slow
Main Clock Controller With
Real time base, Beep and Clock-out capabilities
Two 16-bit Timers With
2 input captures, 2 output compares, PWM and pulse generator modes
ST7232A
SERIAL PERIPHERAL INTERFACE (Cont’d)
10.4.5.4 Single Master Systems
A typical single master system may be configured,
using an MCU as the master and four MCUs as
slaves (see
The master device selects the individual slave de-
vices by using four pins of a parallel port to control
the four SS pins of the slave devices.
The SS pins are pulled high during reset since the
master device ports will be forced to be inputs at
that time, thus disabling the slave devices.
Figure 50. Single Master / Multiple Slave Configuration
82/157
1
5V
Figure
MOSI
SS
SCK
SCK
MOSI
MCU
Master
Slave
MCU
50).
MISO
MISO
SS
MOSI
SCK
Slave
MCU
MISO
SS
Note: To prevent a bus conflict on the MISO line
the master allows only one active slave device
during a transmission.
For more security, the slave device may respond
to the master with the received data byte. Then the
master will receive the previous byte back from the
slave device if all MISO and MOSI pins are con-
nected and the slave has not written to its SPIDR
register.
Other transmission security methods can use
ports for handshake lines or data bytes with com-
mand fields.
MOSI
SCK
MCU
Slave
MISO
SS
MOSI
SCK
Slave
MCU
MISO
SS

Related parts for ST7232AJ2