TMPM382FSFG Toshiba, TMPM382FSFG Datasheet - Page 591

no-image

TMPM382FSFG

Manufacturer Part Number
TMPM382FSFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM382FSFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
64K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
64
Package
QFP(14x14)
Vcc
5V
Cpu Mhz
40
Ssp (ch) Spi
1
I2c/sio (ch)
1
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
10
16-bit Timer / Counter
6
Motor / Igbt Control
Y
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
-
Comparators
-
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
23 Flash Memory Operation
(Note) If the serial operation mode is determined as UART, the boot program checks if the SIO can
(Note1) The upper four bits of the ACK response are the same as those of the previous command
(Note2) Command 0x20 and 0x30 are use for internal test only.
(Note) The upper four bits of the ACK response are the same as those of the operation command
5)
Acknowledge Responses
The boot program represents processing states with specific codes. Table 23-8 to Table 23-11 show
the values of possible acknowledge responses to the received data. The upper four bits of the
acknowledge response are equal to those of the command being executed. Bit 3 of the code indicates
a receive error. Bit 0 indicates an invalid command error, a checksum error or a password error. Bit 1
and bit 2 are always 0. Receive error checking is not done in I/O Interface mode.
be programmed to the baud rate at which the operation mode byte was transferred. If that
baud rate is not possible, the boot program aborts, without sending back any response.
code.
code. It is 1 ( N=RAM transfer command data [7:4] ) when password error occurs.
0xN8 (See Note)
0xN1 (See Note)
0xN8 (See Note)
0xN1 (See Note)
0xN0 (See Note)
Return Value
Return Value
Return Value
Return Value
0x54
0x4F
0x4C
0x86
0x30
0x10
0x20
0x30
0x40
Table 23-11 ACK Response to Chip and Protection Bit Erase Byte
Table 23-8 ACK Response to the Serial Operation Mode Byte
The Chip Erase enabling command was received.
The Chip Erase command was completed.
The Chip Erase command was abnormally completed.
Table 23-10 ACK Response to the Checksum Byte
Table 23-9 ACK Response to the Command Byte
The SIO can be configured to operate in UART mode. (See Note)
The SIO can be configured to operate in I/O Interface mode.
A receive error occurred while getting a command code.
An undefined command code was received. (Reception was completed normally.)
The RAM Transfer command was received.
Command was received.
Command was received.
The Chip Erase command was received.
A receive error occurred.
A checksum or password error occurred.
The checksum was correct.
TMPM380/M382 - 30 / 54 -
Meaning
Meaning
Meaning
Meaning
TMPM380/M382

Related parts for TMPM382FSFG