ACS8530 Semtech Corporation, ACS8530 Datasheet - Page 7

no-image

ACS8530

Manufacturer Part Number
ACS8530
Description
Synchronous Equipment Timing Source For Stratum 2/3E/3 Systems
Manufacturer
Semtech Corporation
Datasheet
Table 3 Other Pins (cont...)
Revision 3.01/October 2003 © Semtech Corp.
ADVANCED COMMUNICATIONS
54
55
56
57
58 - 60
63 - 69
70
71
72
73
74
75
76 - 83
88
89
90
93
94
95
99
100
Pin Number
I11
I12
I13
I14
UPSEL(2:0)
A(6:0)
CSB
WRB
RDB
ALE
PORB
RDY
AD(7:0)
TO1
TO2
TO3
TO4
TO5
TO9
MSTSLVB
SONSDHB
Symbol
I/O
IO
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
TTL/CMOS
TTL/CMOS
TTL/CMOS
TTL/CMOS
TTL/CMOS
TTL/CMOS
TTL/CMOS
Type
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
D
D
D
D
D
D
U
U
U
D
U
D
U
D
FINAL
Page 7
Input Reference 11: Programmable, default (Master mode)
1.544/2.048 MHz, default (Slave mode) 6.48 MHz.
Input Reference 12: Programmable, default 1.544/2.048 MHz.
Input Reference 13: Programmable, default 1.544/2.048 MHz.
Input Reference 14: Programmable, default 1.544/2.048 MHz.
Microprocessor select: Configures the interface for a particular
microprocessor type at reset.
Microprocessor Interface Address: Address bus for the microprocessor
interface registers. A(0) is SDI in Serial mode - output in EPROM mode
only.
Chip Select (Active Low): This pin is asserted Low by the microprocessor
to enable the microprocessor interface - output in EPROM mode only.
Write (Active Low): This pin is asserted Low by the microprocessor to
initiate a write cycle. In Motorola mode, WRB = 1 for Read.
Read (Active Low): This pin is asserted Low by the microprocessor to
initiate a read cycle.
Address Latch Enable: This pin becomes the address latch enable from
the microprocessor. When this pin transitions from High to Low, the
address bus inputs are latched into the internal registers. ALE = SCLK in
Serial mode.
Power-On Reset: Master reset. If PORB is forced Low, all internal states
are reset back to default values.
Ready/Data Acknowledge: This pin is asserted High to indicate the
device has completed a read or write operation.
Address/Data: Multiplexed data/address bus depending on the
microprocessor mode selection. AD(0) is SDO in Serial mode.
Output Reference 1: Programmable, default 6.48 MHz.
Output Reference 2: Programmable, default 38.88 MHz.
Output Reference 3: Programmable, default 19.44 MHz.
Output Reference 4: Programmable, default 38.88 MHz.
Output Reference 5: Programmable, default 77.76 MHz.
Output Reference 9: 1.544/2.048 MHz, as per ITU G.783 BITS
requirements.
Master/Slave Select: sets the state of the Master/Slave selection
register, Reg. 34, Bit 1.
SONET or SDH Frequency Select: sets the initial power up state (or state
after a PORB) of the SONET/SDH frequency selection registers, Reg. 34,
Bit 2 and Reg. 38, Bit 5, Bit 6 and Reg. 64 Bit 4. When set Low, SDH
rates are selected (2.048 MHz etc.) and when set High, SONET rates
are selected (1.544 MHz etc.) The register states can be changed after
power-up by software.
Description
ACS8530 SETS
DATASHEET
www.semtech.com

Related parts for ACS8530