AD9642BCPZRL7-250 Analog Devices, Inc., AD9642BCPZRL7-250 Datasheet - Page 7

no-image

AD9642BCPZRL7-250

Manufacturer Part Number
AD9642BCPZRL7-250
Description
14-bit, 170 Msps/210 Msps/250 Msps, 1.8 V Analog-to-digital Converter Adc
Manufacturer
Analog Devices, Inc.
Datasheet
TIMING SPECIFICATIONS
Table 5.
Parameter
SPI TIMING REQUIREMENTS
t
t
t
t
t
t
t
t
t
DS
DH
CLK
S
H
HIGH
LOW
EN_SDIO
DIS_SDIO
Test Conditions/Comments
See Figure 58 for SPI timing diagram
Setup time between the data and the rising edge of SCLK
Hold time between the data and the rising edge of SCLK
Period of the SCLK
Setup time between CSB and SCLK
Hold time between CSB and SCLK
Minimum period that SCLK should be in a logic high state
Minimum period that SCLK should be in a logic low state
Time required for the SDIO pin to switch from an input to an output
relative to the SCLK falling edge (not shown in Figure 58)
Time required for the SDIO pin to switch from an output to an input
relative to the SCLK rising edge (not shown in Figure 58)
Rev. 0 | Page 7 of 28
Min
2
2
40
2
2
10
10
10
10
Typ
Max
AD9642
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for AD9642BCPZRL7-250