xc5210 Xilinx Corp., xc5210 Datasheet - Page 5

no-image

xc5210

Manufacturer Part Number
xc5210
Description
Logic Cell Array Family , Inc
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5210
Manufacturer:
XILINX
0
Part Number:
xc5210 PQ208
Manufacturer:
ALTERA
0
Part Number:
xc5210 PQ208AKJ
Manufacturer:
XILINX
0
Part Number:
xc5210 PQ240
Manufacturer:
XILINX
0
Part Number:
xc5210 TQ144
Manufacturer:
XILINX
0
Part Number:
xc5210-3PC84C
Manufacturer:
XILINX
Quantity:
88
Part Number:
xc5210-3PC84C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
xc5210-3PQ208C
Manufacturer:
XILINX
Quantity:
624
Part Number:
xc5210-3PQ240C
Manufacturer:
XILINX
Quantity:
624
Preliminary (v1.0)
Features
• High-density family of Field-Programmable Gate Arrays
• Design- and process-optimized for low cost
• System performance up to 50 MHz
• SRAM-based, in-system reprogrammable architecture
• Flexible architecture with abundant routing resources
• Configured by loading binary file
• 100% factory tested
• 100% footprint compatibility for common packages
Table 1.
(FPGAs)
— 0.6- m three-layer metal (TLM) process
— VersaBlock™ logic module
— VersaRing™ I/O interface
— Dedicated cell-feedthrough path
— Hierarchical interconnect structure
— Extensive registers/latches
— Dedicated carry logic for arithmetic functions
— Cascade chain for wide input functions
— Dedicated IEEE 1149.1 boundary-scan logic
— Internal 3-state bussing capability
— Four global low-skew clock or signal distribution nets
— Globally selectable CMOS or TTL input thresholds
— Output slew-rate control
— 8-mA sink current per output
— Unlimited reprogrammability
— Six programming modes, including high-speed
Device
Typical Gate Range
VersaBlock Array
Number of CLBs
Number of Flip-Flops
Number of I/Os
TBUFs per Horizontal Longline
Express™ mode
Initial XC5200 Field-Programmable Gate Array Family Members
R
XC5202
2,200 -
2,700
8 x 8
256
64
84
10
XC5204
10 x 12
3,900 -
4,800
1
120
480
124
14
XC5200
Logic Cell Array Family
Product Description
• Fully supported by XACT
Description
The XC5200 Field-Programmable Gate Array Family is
engineered to deliver the lowest cost of any FPGA family.
By optimizing the new XC5200 architecture for TLM
technology and 0.6- m CMOS SRAM process, dramatic
advances have been made in silicon efficiency. These
advances position the XC5200 family as a cost-effective,
high-volume alternative to gate arrays.
Building on experiences gained with three previous
successful SRAM FPGA families, the XC5200 family
brings a robust feature set to high-density programmable
logic design. The VersaBlock logic module, the VersaRing
I/O interface, and a rich hierarchy of interconnect
resources combine to enhance design flexibility and
reduce time-to-market.
Complete support for the XC5200 family is delivered
through the familiar XACT software environment. The
XC5200 family is fully supported on popular workstation
and PC platforms. Popular design entry methods are fully
supported, including ABEL, schematic capture, and
synthesis. Designers utilizing logic synthesis can use their
existing Synopsys, Viewlogic, Mentor, and Exemplar tools
to design with the XC5200 devices.
— Includes complete support for XACT-Performance™,
— Wide selection of PC and workstation platforms
— Interfaces to more than 100 third-party CAE tools
X-BLOX™, Unified Libraries, Relationally Placed
Macros (RPMs), XDelay, and XChecker™
XC5206
14 x 14
6,000 -
7,500
196
784
148
16
®
XC5210
Development System
18 x 18
10,000 -
12,000
1,296
324
196
20
XC5215
14,000 -
18,000
22 x 22
1,936
484
244
24

Related parts for xc5210