w9425g6jb Winbond Electronics Corp America, w9425g6jb Datasheet - Page 4

no-image

w9425g6jb

Manufacturer Part Number
w9425g6jb
Description
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w9425g6jb-5
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
w9425g6jb-5
Manufacturer:
WINBOND/华邦
Quantity:
20 000
1. GENERAL DESCRIPTION
W9425G6JB is a CMOS Double Data Rate synchronous dynamic random access memory (DDR
SDRAM), organized as 4,194,304 words × 4 banks × 16 bits. W9425G6JB delivers a data bandwidth
of up to 400M words per second (-5) compliant to the DDR400/CL3 specification.
All Input reference to the positive edge of CLK (except for DQ, DM and CKE). The timing reference
point for the differential clock is when the CLK and CLK signals cross during a transition. Write and
Read data are synchronized with the both edges of DQS (Data Strobe).
By having a programmable Mode Register, the system can change burst length, latency cycle,
interleave or sequential burst to maximize its performance. W9425G6JB is ideal for main memory in
high performance applications.
2. FEATURES
2.5V ±0.2V Power Supply
Up to 200 MHz Clock Frequency
Double Data Rate architecture; two data transfers per clock cycle
Differential clock inputs (CLK and CLK )
DQS is edge-aligned with data for Read; center-aligned with data for Write
CAS Latency: 2, 2.5 and 3
Burst Length: 2, 4 and 8
Auto Refresh and Self Refresh
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = 1
7.8µS refresh interval (8K/ 64 mS refresh)
Maximum burst refresh cycle: 8
Interface: SSTL_2
Packaged in 60 Ball TFBGA, using Lead free materials with RoHS compliant
- 4 -
Publication Release Date: Oct. 08, 2010
W9425G6JB
Revision A01

Related parts for w9425g6jb