PF38F5070M0Q0B0 NUMONYX [Numonyx B.V], PF38F5070M0Q0B0 Datasheet - Page 38

no-image

PF38F5070M0Q0B0

Manufacturer Part Number
PF38F5070M0Q0B0
Description
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet
4.6
Table 9:
Datasheet
38
Address and Data Signals, Non-Mux
F-A[MAX:0]
D-A[MAX:0]
F-DQ[15:0]
D-DQ[15:0]
Address and Data Signals, A/D Mux
F-A[MAX:16]
F-ADQ[15:0]
Control Signals
Symbol
Signal Descriptions, x16 Split Bus, Non-Mux (Sheet 1 of 4)
Input /
Output
Output
Output
Input/
Input/
Type
Input
Input
Input
Signal Descriptions, x16 Split Bus
FLASH ADDRESS: Flash device signals.
Dedicated address inputs for Flash memory die during read and write operations.
Unused address inputs are RFU.
LPSDRAM ADDRESS: LSPDRAM device signals.
Dedicated address inputs for LPSDRAM memory die during read and write operations.
Unused address inputs are RFU.
FLASH DATA INPUT/OUTPUTS: Flash device signals.
LPSDRAM DATA INPUT/OUTPUTS: LPSDRAM device signals.
ADDRESS: Flash device signals.
Shared address inputs for all Flash memory die during Read and Write operations.
Unused address inputs should be treated as RFU.
ADDRESS-DATA MULTIPLEXED INPUTS/ OUTPUTS: AD-Mux flash lower address and data
signals; LPSDRAM data signals.
During AD-Mux flash Write cycles, ADQ[15:0] are used to input the lower address followed by
commands or write-data.
During AD-Mux flash Read cycles, ADQ[15:0] are used to input the lower address followed by
read-data output.
During LPSDRAM accesses, ADQ[15:0] are used to input commands and write-data during
Write cycles or to output read-data during Read cycles.
During NAND accesses, ADQ[7:0] are used to input commands, address, or write-data, and to
output read-data.
ADQ[15:0] are High-Z when the flash is deselected or its output is disabled.
• 2-Gbit: AMAX = A26
• 1-Gbit: AMAX = A25
• 512-Mbit: AMAX = A24
• 256-Mbit: AMAX = A23
• 128-Mbit: AMAX = A22
• A[12:0] are the row and A[9:0] are the column addresses for 512-Mbit LPSDRAM.
• A[12:0] are the row and A[8:0] are the column addresses for 256-Mbit LPSDRAM.
• A[11:0] are the row and A[8:0] are the column addresses for 128-Mbit LPSDRAM.
• Inputs Flash data and commands during write cycles.
• Outputs data during read cycles.
• Data signals are High-Z when the device is deselected or its output is disabled.
• Inputs LPSDRAM data and commands during write cycles.
• Outputs data during read cycles.
• Data signals are High-Z when the device is deselected or its output is disabled.
• 2-Gbit: AMAX = A26
• 1-Gbit: AMAX = A25
• 512-Mbit: AMAX = A24
• 256-Mbit: AMAX = A23
• 128-Mbit: AMAX = A22
Signal Descriptions
Numonyx™ StrataFlash
®
Cellular Memory (M18)
309823-10
April 2008
Notes

Related parts for PF38F5070M0Q0B0