LTC2488 LINER [Linear Technology], LTC2488 Datasheet - Page 15

no-image

LTC2488

Manufacturer Part Number
LTC2488
Description
16-Bit 2-/4-Channel ?? ADC with Easy Drive Input Current Cancellation
Manufacturer
LINER [Linear Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC2488CDE
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC2488CDE#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2488CDE#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2488IDE
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC2488IDE#PBF/CDE
Manufacturer:
LT
Quantity:
818
Part Number:
LTC2488IDE#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIONS INFORMATION
External Serial Clock, Single Cycle Operation
This timing mode uses an external serial clock to shift out
the conversion result and ⎯ C ⎯ S to monitor and control the
state of the conversion cycle (see Figure 4).
The external serial clock mode is selected during the power-
up sequence and on each falling edge of ⎯ C ⎯ S . In order to
enter and remain in the external SCK mode of operation,
SCK must be driven LOW both at power up and on each
⎯ C ⎯ S falling edge. If SCK is HIGH on the falling edge of ⎯ C ⎯ S ,
the device will switch to the internal SCK mode.
The serial data output pin (SDO) is Hi-Z as long as ⎯ C ⎯ S is
HIGH. At any time during the conversion cycle, ⎯ C ⎯ S may be
pulled LOW in order to monitor the state of the converter.
While ⎯ C ⎯ S is LOW, ⎯ E ⎯ O ⎯ C is output to the SDO pin.
⎯ E ⎯ O ⎯ C = 1 while a conversion is in progress and ⎯ E ⎯ O ⎯ C = 0 if
the conversion is complete and the device is in the sleep
state. Independent of ⎯ C ⎯ S , the device automatically enters
the sleep state once the conversion is complete; however,
in order to reduce the power, ⎯ C ⎯ S must be HIGH.
(EXTERNAL)
SDO
SCK
SDI
CS
CONVERSION
DON'T CARE
SLEEP
BIT 23 BIT 22 BIT 21 BIT 20 BIT 19 BIT 18 BIT 17 BIT 16 BIT 15
1
EOC
1
Figure 4. External Serial Clock, Single Cycle Operation
“0”
0
2
0.1µF
10µF
SIG
EN
3
2.7V TO 5.5V
MSB
0.1V TO V
SGL
REFERENCE
ANALOG
4
INPUTS
VOLTAGE
ODD
CC
5
12
13
14
10
11
8
9
7
A2
6
V
REF
REF
CH0
CH1
CH2
CH3
COM
CC
LTC2488
+
A1
7
When the device is in the sleep state, its conversion re-
sult is held in an internal static shift register. The device
remains in the sleep state until the fi rst rising edge of SCK
is seen while ⎯ C ⎯ S is LOW. The input data is then shifted
in via the SDI pin on each rising edge of SCK (including
the fi rst rising edge). The channel selection will be used
for the following conversion cycle. If the input channel is
changed during this I/O cycle, the new settings take effect
on the conversion cycle following the data input/output
cycle. The output data is shifted out the SDO pin on each
falling edge of SCK. This enables external circuitry to
latch the output on the rising edge of SCK. ⎯ E ⎯ O ⎯ C can be
latched on the fi rst rising edge of SCK and the last bit of
the conversion result can be latched on the 24th rising
edge of SCK. On the 24th falling edge of SCK, the device
begins a new conversion and SDO goes HIGH ( ⎯ E ⎯ O ⎯ C = 1)
indicating a conversion is in progress.
At the conclusion of the data cycle, ⎯ C ⎯ S may remain LOW
and ⎯ E ⎯ O ⎯ C monitored as an end-of-conversion interrupt.
Typically, ⎯ C ⎯ S remains LOW during the data output/input
DATA INPUT/OUTPUT
SDO
GND
SCK
SDI
CS
F
O
A0
8
5
6
2
3
1
4
9
4-WIRE
SPI INTERFACE
= EXTERNAL OSCILLATOR
= INTERNAL OSCILLATOR
19
BIT 4
LSB
20
DON'T CARE
BIT 3
21
BIT 2
22
BIT 1
23
LTC2488
BIT 0
24
CONVERSION
15
Hi-Z
2488 F04
2488f

Related parts for LTC2488