PCF8534AHL/1,518 NXP Semiconductors, PCF8534AHL/1,518 Datasheet - Page 17

no-image

PCF8534AHL/1,518

Manufacturer Part Number
PCF8534AHL/1,518
Description
IC LCD DISPLAY DRVR 60SEG 80LQFP
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PCF8534AHL/1,518

Package / Case
80-LQFP
Display Type
LCD
Configuration
60 Segment
Interface
I²C
Current - Supply
8µA
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Digits
30
Number Of Segments
240
Maximum Clock Frequency
400 KHz
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Power Dissipation
400 mW
Maximum Operating Temperature
+ 85 C
Maximum Supply Current
50 mA
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Digits Or Characters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-5058-2
935289852518

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCF8534AHL/1,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UJA1076_2
Product data sheet
6.5.1 RSTN pin
6.5.2 EN output
6.5.3 LIMP output
A system reset is triggered if the bidirectional RSTN pin is forced LOW for at least t
the microcontroller (external reset). A reset pulse is output on RSTN by the SBC when a
system reset is triggered internally.
The reset pulse width (t
generated by a V1 undervoltage event (see
(V
selected by connecting a 900 Ω ±10 % resistor between pins RSTN and V1. If a resistor is
not connected, the reset pulse will be long (see
In all other cases (e.g. watchdog-related reset events) the reset pulse length will be short.
The EN pin can be used to control external hardware, such as power components, or as a
general-purpose output when the system is running properly.
In Normal and Standby modes, the microcontroller can set the EN control bit (bit ENC in
the Mode_Control register; see
ENC = 1 and MC = 10 or 11. A reset event will cause pin EN to go LOW. EN pin behavior
is illustrated in
The LIMP pin can be used to enable the so called ‘limp home’ hardware in the event of an
ECU failure. Detectable failure conditions include SBC overtemperature events, loss of
watchdog service, RSTN or V1 clamped LOW and user-initiated or external reset events.
The LIMP pin is a battery-related, active-LOW, open-drain output.
A system reset will cause the limp home warning control bit (bit LHWC in the
Mode_Control register; see
reset is generated, bit LHC will be set which will force the LIMP pin LOW. The application
should clear LHWC after each reset event to ensure the LIMP output is not activated
during normal operation.
In Overtemp mode, bit LHC is always set and, consequently, the LIMP output is always
active. If the application manages to recover from the event that activated the LIMP
output, LHC can be cleared to deactivate the LIMP output.
Fig 5.
BAT
> V
RSTN
mode
ENC
EN
th(det)pon
Behavior of EN pin
Figure
All information provided in this document is subject to legal disclaimers.
) or Overtemp (temperature < T
STANDBY
5.
w(rst)
Rev. 02 — 27 May 2010
) is selectable (short or long) if the system reset was
Table
Table
5) to be set. If LHWC is already set when the system
5) via the SPI interface. Pin EN will be HIGH when
Section
High-speed CAN core system basis chip
NORMAL
Table
th(rel)otp
6.6.2) or by the SBC leaving Off
11).
) modes. A short reset pulse is
STANDBY
UJA1076
© NXP B.V. 2010. All rights reserved.
015aaa074
17 of 47
fltr
by

Related parts for PCF8534AHL/1,518