HIP6021CBZ Intersil, HIP6021CBZ Datasheet - Page 10

no-image

HIP6021CBZ

Manufacturer Part Number
HIP6021CBZ
Description
IC PWM TRPL PWR CONTROL 28-SOIC
Manufacturer
Intersil
Datasheet

Specifications of HIP6021CBZ

Pwm Type
Voltage Mode
Number Of Outputs
4
Frequency - Max
215kHz
Duty Cycle
100%
Voltage - Supply
10.8 V ~ 13.2 V
Buck
Yes
Boost
No
Flyback
No
Inverting
No
Doubler
No
Divider
Yes
Cuk
No
Isolated
No
Operating Temperature
0°C ~ 70°C
Package / Case
28-SOIC (7.5mm Width)
Frequency-max
215kHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
NOTE: 0 = connected to GND, 1 = open or connected to 5V through
pull-up resistors
OUT2 Voltage Selection
The AGP regulator output voltage is internally set to one of
two discrete levels, based on the status of the SELECT pin.
SELECT pin is internally pulled ‘high’, such that left open,
the AGP output voltage is by default set to 3.3V. The other
discrete setting available is 1.5V, which can be obtained by
grounding the SELECT pin using a jumper or another
suitable method capable of sinking a few tens of
microamperes. The status of the SELECT pin cannot be
changed during operation of the IC without immediately
causing a fault condition.
OUT3 and OUT4 Voltage Adjustability
The GTL bus voltage (1.5V, OUT3) and the chip set and/or
cache memory voltage (1.8V, OUT4) are internally set for
simple, low-cost implementation in typical Intel motherboard
architectures. However, if different voltage settings are
desired for these two outputs, the FIX pin provides the
necessary adaptability. Left open (NC), this pin sets the fixed
output voltages described above. Grounding this pin allows
both output voltages to be set by means of external resistor
dividers as shown in Figure 7.
VID4
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
TABLE 1. OUT1 VOLTAGE PROGRAM (Continued)
VID3
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
PIN NAME
VID2
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
10
VID1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
VID0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
NOMINAL
VOLTAGE
DACOUT
2.1
2.2
2.3
2.4
2.5
2.6
2.7
2.8
2.9
3.0
3.1
3.2
3.3
3.4
3.5
HIP6021
Application Guidelines
Soft-Start Interval
Initially, the soft-start function clamps the error amplifier’s
output of the PWM converter. This generates PHASE pulses
of increasing width that charge the output capacitor(s). After
the output voltage increases to approximately 70% of the set
value, the reference input of the error amplifier is clamped to
a voltage proportional to the SS pin voltage. The resulting
output voltages start-up as shown in Figure 3.
The soft-start function controls the output voltage rate of rise
to limit the current surge at start-up. The soft-start interval and
the surge current are programmed by the soft-start capacitor,
C
peak surge current. The peak surge current occurs during the
initial output voltage rise to 70% of the set value.
Shutdown
The HIP6021 features a dedicated shutdown pin (SD). A
TTL-compatible, logic high signal applied to this pin shuts
down (disables) all four outputs and discharges the soft-start
capacitor. Following a shutdown, a logic low signal
re-enables the outputs through initiation of a new soft-start
cycle. Left open this pin will asses a logic low state, due to its
internal pull-down resistor, thus enabling normal operation of
all outputs.
The PWM output does not switch until the soft-start voltage
(V
on each linear’s error amplifier are clamped to the soft-start
voltage. Holding the SS pin low (with an open drain or
collector signal) turns off all four regulators.
The ‘11111’ VID code also shuts down the IC.
V
+3.3V
V
C
C
OUT4
OUT3
SS
SS
OUT3
OUT4
FIGURE 7. ADJUSTING THE OUTPUT VOLTAGE OF
. Programming a faster soft-start interval increases the
IN
) exceeds the oscillator’s valley voltage. The references
Q5
OUTPUTS 3 AND 4
V
OUT
Q4
R
S4
=
V
BG
R
S3
R
P4
×
1
+
R
R
------- -
R
P3
S
P
DRIVE3
DRIVE4
VSEN3
VSEN4
VAUX
FIX
HIP6021

Related parts for HIP6021CBZ