ISL6336ACRZ Intersil, ISL6336ACRZ Datasheet - Page 19

IC CTRLR PWM 6PHASE BUCK 48-QFN

ISL6336ACRZ

Manufacturer Part Number
ISL6336ACRZ
Description
IC CTRLR PWM 6PHASE BUCK 48-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6336ACRZ

Applications
Controller, Intel VR11.1
Voltage - Input
3 ~ 12 V
Number Of Outputs
1
Voltage - Output
0.5 ~ 1.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-VQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6336ACRZ
Manufacturer:
INTERSIL
Quantity:
280
Dynamic VID
Modern microprocessors need to make changes to their
core voltage as part of the normal operation. They direct the
core-voltage regulator to do this by making changes to the
VID inputs during the regulator operation. The power
management solution is required to monitor the DAC inputs
and respond to on-the-fly VID changes in a controlled
manner. Supervising the safe output voltage transition within
the DAC range of the processor without discontinuity or
disruption is a necessary function of the core-voltage
regulator.
In order to ensure a smooth transition of output voltage
during VID change, a VID step change smoothing network,
composed of R
R
above in “Output-Voltage Offset Programming” on page 18.
The selection of C
VID change and the allowable delay time.
Assuming the microprocessor controls the VID change at
1-bit every t
of R
During dynamic VID transition and VID up steps, the
overcurrent trip point increases by 140% to avoid false
triggering OCP circuits, while the overvoltage trip point is set
to its maximum VID OVP trip level. If dynamic VID occurs
when PSI# is asserted, the controller will activate all phases
and complete the transition at which point the status of the
PSI# pin will control operation.
Operation Initialization
Prior to converter initialization, proper conditions must exist
on the enable inputs and VCC. When the conditions are met,
the controller begins soft-start. Once the output voltage is
within the proper window of operation, VR_RDY asserts
logic high.
Enable and Disable
While in shutdown mode, the PWM outputs are held in a
high-impedance state to assure the drivers remain off. The
following input conditions must be met before the ISL6336,
ISL6336A is released from shutdown mode.
C
1. The bias voltage applied at VCC must reach the internal
2. The ISL6336, ISL6336A features an enable input
REF
REF
power-on reset (POR) rising threshold. Once this
threshold is reached, proper operation of all aspects of
the ISL6336, ISL6336A is guaranteed. Hysteresis
between the rising and falling thresholds assure that once
enabled, the ISL6336, ISL6336A will not inadvertently
turn off unless the bias voltage drops substantially (see
“Electrical Specifications” table beginning on page 7).
(EN_PWR) for power sequencing between the controller
bias voltage and another voltage rail. The enable
REF
is based on the desired offset voltage as detailed
R
and C
REF
VID
=
REF
REF
, the relationship between the time constant
t
VID
REF
network and t
and C
is based on the time duration for 1-bit
REF
19
, can be used. The selection of
VID
is given by Equation 13.
ISL6336, ISL6336A
(EQ. 13)
When all conditions above are satisfied, ISL6336, ISL6336A
begins soft-start and ramps the output voltage to 1.1V first.
After remaining at 1.1V for some time, ISL6336, ISL6336A
reads the VID code at VID input pins. If the VID code is valid,
ISL6336, ISL6336A will regulate the output to the final VID
setting. If the VID code is an OFF code, ISL6336, ISL6336A
will shut down, and cycling VCC, EN_PWR or EN_VTT is
needed to restart.
Soft-Start
ISL6336, ISL6336A based VR has 4 periods during soft-start
as shown in Figure 9. After VCC, EN_VTT and EN_PWR
reach their POR/enable thresholds, The controller will have
fixed delay period t
begin first soft-start ramp until the output voltage reaches
1.1V Vboot voltage. Then, the controller will regulate the VR
voltage at 1.1V for another fixed period t
period, ISL6336, ISL6336A reads the VID signals. If the VID
code is valid, ISL6336, ISL6336A will initiate the second
3. The voltage on EN_VTT must be higher than 0.875V to
ISL6336, ISL6336A INTERNAL CIRCUIT
FIGURE 8. POWER SEQUENCING USING THRESHOLD
comparator holds the ISL6336, ISL6336A in shutdown
until the voltage at EN_PWR rises above 0.875V. The
enable comparator has about 130mV of hysteresis to
prevent bounce. It is important that the driver ICs reach
their POR level before the ISL6336, ISL6336A becomes
enabled. The schematic in Figure 8 demonstrates
sequencing the ISL6336, ISL6336A with the ISL66xx
family of Intersil MOSFET drivers, which require 12V
bias.
enable the controller. This pin is typically connected to the
output of the VTT voltage regulator.
FAULT LOGIC
SOFT-START
CIRCUIT
POR
AND
SENSITIVE ENABLE (EN) FUNCTION
D1
. After this delay period, the VR will
COMPARATOR
ENABLE
+
-
0.875V
+
-
0.875V
EXTERNAL CIRCUIT
VCC
EN_VTT
D3
EN_PWR
. At the end of t
100kΩ
9.1kΩ
+12V
May 28, 2009
FN6504.1
D3

Related parts for ISL6336ACRZ