ATMEGA644V-10AU Atmel, ATMEGA644V-10AU Datasheet - Page 372

IC AVR MCU FLASH 64K 44TQFP

ATMEGA644V-10AU

Manufacturer Part Number
ATMEGA644V-10AU
Description
IC AVR MCU FLASH 64K 44TQFP
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA644V-10AU

Core Processor
AVR
Core Size
8-Bit
Speed
10MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-TQFP, 44-VQFP
Processor Series
ATMEGA64x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
4 KB
Interface Type
2-Wire/SPI/USART
Maximum Clock Frequency
10 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Package
44TQFP
Device Core
AVR
Family Name
ATmega
Maximum Speed
10 MHz
For Use With
ATSTK600-TQFP44 - STK600 SOCKET/ADAPTER 44-TQFPATSTK600-DIP40 - STK600 SOCKET/ADAPTER 40-PDIP770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1005 - ISP 4PORT FOR ATMEL AVR MCU JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPIATAVRISP2 - PROGRAMMER AVR IN SYSTEM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA644V-10AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATMEGA644V-10AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATMEGA644V-10AUR
Manufacturer:
Atmel
Quantity:
10 000
iv
ATmega644
19 2-wire Serial Interface .......................................................................... 200
20 Analog Comparator ............................................................................. 230
21 Analog-to-digital Converter ................................................................ 233
22 JTAG Interface and On-chip Debug System ..................................... 253
18.1Overview .............................................................................................................191
18.2Clock Generation .................................................................................................191
18.3SPI Data Modes and Timing ...............................................................................192
18.4Frame Formats ....................................................................................................192
18.5Data Transfer ......................................................................................................194
18.6USART MSPIM Register Description ..................................................................196
18.7AVR USART MSPIM vs.
19.1Features ..............................................................................................................200
19.22-wire Serial Interface Bus Definition ..................................................................200
19.3Data Transfer and Frame Format ........................................................................201
19.4Multi-master Bus Systems, Arbitration and Synchronization ...............................204
19.5Overview of the TWI Module ...............................................................................206
19.6Using the TWI ......................................................................................................208
19.7Transmission Modes ...........................................................................................211
19.8Multi-master Systems and Arbitration ..................................................................224
19.9TWI Register Description ....................................................................................225
20.1Analog Comparator Multiplexed Input .................................................................232
21.1Features ..............................................................................................................233
21.2Operation .............................................................................................................234
21.3Starting a Conversion ..........................................................................................235
21.4Prescaling and Conversion Timing ......................................................................236
21.5Changing Channel or Reference Selection .........................................................239
21.6ADC Noise Canceler ...........................................................................................241
21.7ADC Conversion Result ......................................................................................246
22.1Overview .............................................................................................................253
22.2TAP – Test Access Port ......................................................................................253
22.3TAP Controller .....................................................................................................255
22.4Using the Boundary-scan Chain ..........................................................................256
22.5Using the On-chip Debug System .......................................................................256
22.6On-chip Debug Specific JTAG Instructions .........................................................257
AVR SPI 199
2593N–AVR–07/10

Related parts for ATMEGA644V-10AU