ST10F272Z2Q3 STMicroelectronics, ST10F272Z2Q3 Datasheet - Page 133

MCU 16BIT 256KB FLASH 144-PQFP

ST10F272Z2Q3

Manufacturer Part Number
ST10F272Z2Q3
Description
MCU 16BIT 256KB FLASH 144-PQFP
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of ST10F272Z2Q3

Core Processor
ST10
Core Size
16-Bit
Speed
64MHz
Connectivity
ASC, CAN, EBI/EMI, I²C, SSC, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
111
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
20K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
144-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Other names
497-5579

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10F272Z2Q3
Manufacturer:
E-CMOS
Quantity:
10 000
Part Number:
ST10F272Z2Q3
Manufacturer:
STMicroelectronics
Quantity:
10 000
ST10F272Z2
24.4
Spurious BREQ pulse in slave mode during external bus
arbitration phase
Description
Sporadic bus errors may occur when external bus arbitration is used via the HOLD function
and the ST10F272Z2 is configured as a slave.
After the slave has been granted access to the bus, the slave disables the BREQ signal
sporadically for a short time, even though slave access to the bus has not been completed.
The master starts then its own bus access, generating a bus conflict between master and
slave.
Workaround
To avoid producing any spurious BREQ pulse during a slave external bus arbitration phase,
it is necessary to guarantee that the time between the HLDA assertion (Bus Acknowledge
from Master device) and the following HOLD falling edge (Bus Request from Master) is
longer than three clock cycles.
This can be implemented by delaying the HOLD signal with an RC circuit as shown in
3.
Figure 39. ST10 in Slave mode
Master
HOLD
HLDA
BREQ
V
SS
BREQ (P6.7)
HOLD (P6.5)
HLDA (P6.6)
ST10 in Slave mode
Known limitations
133/189
Figure

Related parts for ST10F272Z2Q3