EZ80F93AZ020EC00TR Zilog, EZ80F93AZ020EC00TR Datasheet - Page 202

IC ACCLAIM MCU 64KB 100LQFP

EZ80F93AZ020EC00TR

Manufacturer Part Number
EZ80F93AZ020EC00TR
Description
IC ACCLAIM MCU 64KB 100LQFP
Manufacturer
Zilog
Series
eZ80® Acclaim!®r
Datasheets

Specifications of EZ80F93AZ020EC00TR

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
24
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Other names
EZ80F93AZ020EC00T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F93AZ020EC00TR
Manufacturer:
Zilog
Quantity:
10 000
PS015313-0508
eZ80 Core
Interface
System Clock
WAIT
IRQ
Programming Flash Memory
Caution:
ADDR
D
Flash memory is programmed using standard I/O or memory Write operations which the
Flash memory controller automatically translates to the detailed timing and protocol
required for Flash memory. The more efficient multibyte (row) programming mode is only
available through I/O Writes.
1. The cumulative programming time subsequent to the most recent Erase cannot
2. The same byte cannot be programmed more than twice subsequent to the most
Single-Byte I/O Write Operations
A single-byte I/O Write operation uses I/O registers for setting the column, page, and row
address to be programmed. The FLASH_DATA register stores the data to be written.
While the CPU executes an output to I/O instruction to load the data into the
FLASH_DATA register, the Flash controller asserts the internal WAIT signal to stall the
CPU until the Flash Write operation is complete. A single-byte Write takes between 66 µs
and 85 µs to complete. Programming an entire row (128 bytes) using single-byte Writes
OUT
exceed 16 ms for any given row.
recent Erase.
Figure 50
17
8
Registers
To ensure data integrity and device reliability, following two main restrictions
exist when programming Flash memory:
8-bit downcounter
Control
Flash
Clock Divider
Figure 50. Flash Memory Block Diagram
displays a simplified block diagram of the Flash controller.
Machine
Flash
State
7
FADDR
FCNTL
MAIN_INFO
FD
CPUD
IN
ADDR GEN
OUT
17
8
9
8
Product Specification
512 bytes
256 KB
eZ80F92/eZ80F93
Flash
+
Flash Memory
FD
OUT
8
195

Related parts for EZ80F93AZ020EC00TR