EZ80F93AZ020EC00TR Zilog, EZ80F93AZ020EC00TR Datasheet - Page 246

IC ACCLAIM MCU 64KB 100LQFP

EZ80F93AZ020EC00TR

Manufacturer Part Number
EZ80F93AZ020EC00TR
Description
IC ACCLAIM MCU 64KB 100LQFP
Manufacturer
Zilog
Series
eZ80® Acclaim!®r
Datasheets

Specifications of EZ80F93AZ020EC00TR

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
24
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Other names
EZ80F93AZ020EC00T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F93AZ020EC00TR
Manufacturer:
Zilog
Quantity:
10 000
Table 153. Bus Acknowledge Timing
Table 154. PHI System Clock Timing
PS015313-0508
External Bus Acknowledge Timing
External System Clock Driver (PHI) Timing
Table 153
ter detects BUSACK asserted and drives IORQN, MREQN, A[23:0] there is an asynchro-
nous prop delay to the CS[3:0] outputs being valid.
Table 154
als to synchronize with the internal system clock driver on the eZ80F92 device.
Parameter
T
T
T
Parameter
T
T
1
2
3
1
2
lists information about the bus acknowledge timing. Once the external bus mas-
lists timing information for the PHI pin. The PHI pin allows external peripher-
Abbreviation
Clock Rise to BUSACK Assertion Delay
Clock Rise to BUSACK Deassertion Delay
IORQN, MREQN, A[23:0] input to CS[3:0]
output prop delay
Abbreviation
Clock (XIN) Rise to PHI Rise
Clock (XIN) Fall to PHI Fall
Product Specification
Min
Min
Electrical Characteristics
2.0
2.0
Delay (ns)
Delay (ns)
Max
14.0
14.0
10.0
Max
6.0
6.0
238

Related parts for EZ80F93AZ020EC00TR