MC68HC705C9ACFBE Freescale Semiconductor, MC68HC705C9ACFBE Datasheet - Page 69

IC MCU 8BIT 44-QFP

MC68HC705C9ACFBE

Manufacturer Part Number
MC68HC705C9ACFBE
Description
IC MCU 8BIT 44-QFP
Manufacturer
Freescale Semiconductor
Series
HC05r
Datasheet

Specifications of MC68HC705C9ACFBE

Core Processor
HC05
Core Size
8-Bit
Speed
2.1MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
24
Program Memory Size
16KB (16K x 8)
Program Memory Type
OTP
Ram Size
352 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-QFP
Processor Series
HC705C
Core
HC05
Data Bus Width
8 bit
Data Ram Size
352 B
Interface Type
SCI, SPI
Maximum Clock Frequency
2.1 MHz
Number Of Programmable I/os
31
Number Of Timers
1
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit
Package
44PQFP
Family Name
HC05
Maximum Speed
2.1 MHz
Operating Supply Voltage
3.3|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC705C9ACFBE
Manufacturer:
FREESCALE
Quantity:
1 827
Part Number:
MC68HC705C9ACFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
FE — Receiver Framing Error Flag
9.13.5 Baud Rate Register
The baud rate register (BAUD), shown in
transmitter.
SCP1 — SCP0–SCI Prescaler Select Bits
SCR2 — SCR0–SCI Baud Rate Select Bits
Freescale Semiconductor
This clearable, read-only flag is set when there is a logic 0 where a stop bit should be in the character
shifted into the receive shift register. If the received word causes both a framing error and an overrun
error, the OR flag is set and the FE flag is not set. Clear the FE bit by reading the SCSR and then
reading the SCDR.
These read/write bits control prescaling of the baud rate generator clock, as shown in
clears both SCP1 and SCP0.
These read/write bits select the SCI baud rate, as shown in
SCR2–SCR0 bits.
1 = Framing error
0 = No framing error
$000D
Reset:
Read:
Write:
Bit 7
Table 9-1. Baud Rate Generator Clock Prescaling
SCR[2:0]
SCP[1:0]
MC68HC05C9A Advance Information Data Sheet, Rev. 4.1
000
001
010
011
100
101
110
111
00
01
10
11
= Unimplemented
Figure 9-12. Baud Rate Register (BAUD)
6
Table 9-2. Baud Rate Selection
SCP1
Figure
5
0
U = Undetermined
9-12, selects the baud rate for both the receiver and the
Baud Rate Generator Clock
SCP0
SCI Baud Rate (Baud)
Prescaled Clock ÷ 128
4
0
Prescaled Clock ÷ 16
Prescaled Clock ÷ 32
Prescaled Clock ÷ 64
Prescaled Clock ÷ 1
Prescaled Clock ÷ 2
Prescaled Clock ÷ 4
Prescaled Clock ÷ 8
Internal Clock ÷ 13
Internal Clock ÷ 1
Internal Clock ÷ 3
Internal Clock ÷ 4
3
Table
SCR2
U
9-2. Resets have no effect on the
2
SCR1
U
1
SCR0
Bit 0
Table
U
SCI I/O Registers
9-1. Reset
69

Related parts for MC68HC705C9ACFBE