ISPGDX160VA-3B208 LATTICE SEMICONDUCTOR, ISPGDX160VA-3B208 Datasheet - Page 21

no-image

ISPGDX160VA-3B208

Manufacturer Part Number
ISPGDX160VA-3B208
Description
Digital Crosspoint 208-Pin FBGA
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of ISPGDX160VA-3B208

Package
208FBGA
Number Of Arrays
1
Power Supply Type
Dual
Maximum Dual Supply Voltage
3.6 V
Minimum Dual Supply Voltage
2.3|3 V
Output Level
TTL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPGDX160VA-3B208
Manufacturer:
LATTICE
Quantity:
22
Part Number:
ISPGDX160VA-3B208
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ISPGDX160VA-3B208-5I
Manufacturer:
LATTICE
Quantity:
306
Part Number:
ISPGDX160VA-3B208-5I
Manufacturer:
LATTICE
Quantity:
8 000
1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to the Timing Model in this data sheet for further details.
PARAMETER
Internal Timing Parameters
Inputs
t
GRP
t
MUX
t
t
t
t
t
t
Register
t
t
t
t
t
t
t
Data Path
t
t
t
t
t
t
t
Outputs
t
t
t
t
t
t
Clocks
t
t
t
t
t
t
Global Reset
io
grp
muxd
muxexp
muxs
muxsio
muxsg
muxselexp
iolat
iosu
ioh
ioco
ior
cesu
ceh
fdbk
iobp
ioob
muxcg
muxcio
iodg
iodio
ob
obs
oeen
oedis
goe
toe
ioclk
gclk
gclkeng
gclkenio
ioclkeng
gr
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
#
Input Buffer Delay
GRP Delay
I/O Cell MUX A/B/C/D Data Delay
I/O Cell MUX A/B/C/D Expander Delay
I/O Cell Data Select
I/O Cell Data Select (I/O Clk)
I/O Cell Data Select (Yx Clk)
I/O Cell MUX Data Select Expander Delay
I/O Latch Delay
I/O Register Setup Time Before Clock
I/O Register Hold Time After Clock
I/O Register Clock to Output Delay
I/O Reset to Output Delay
I/O Clock Enable Setup Time Before Clock
I/O Clock Enable Hold Time After Clock
I/O Register Feedback Delay
I/O Register Bypass Delay
I/O Register Output Buffer Delay
I/O Register A/B/C/D Data Input MUX Delay (Yx Clk)
I/O Register A/B/C/D Data Input MUX Delay (I/O Clk)
I/O Register I/O MUX Delay (Yx Clk)
I/O Register I/O MUX Delay (I/O Clk)
Output Buffer Delay
Output Buffer Delay (Slow Slew Option)
I/O Cell OE to Output Enable
I/O Cell OE to Output Disable
GRP Output Enable and Disable Delay
Test OE Enable and Disable Delay
I/O Clock Delay
Global Clock Delay
Global Clock Enable (Yx Clk)
Global Clock Enable (I/O Clk)
I/O Clock Enable (Yx Clk)
Global Reset to I/O Register Latch
Over Recommended Operating Conditions
1
DESCRIPTION
20
1
Specifications ispGDX160V
MIN. MAX. MIN. MAX. UNITS
-5
11.0
0.9
1.1
1.5
2.0
3.0
4.5
3.5
3.5
1.0
2.0
1.5
0.5
1.5
2.0
0.5
0.9
0.0
0.0
2.0
3.0
4.0
5.0
1.5
9.5
4.0
4.0
0.0
5.0
2.0
2.0
2.5
3.5
2.5
-7
14.2
13.7
1.4
1.1
2.0
2.5
4.0
6.5
4.5
4.5
1.0
3.2
2.3
0.5
1.5
2.5
1.0
1.2
0.3
0.6
2.5
4.5
5.0
7.0
2.2
6.0
6.0
0.0
6.0
3.2
2.7
3.7
5.7
4.2
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ISPGDX160VA-3B208