S25FL032P0XMFI011 Spansion Inc., S25FL032P0XMFI011 Datasheet - Page 30

no-image

S25FL032P0XMFI011

Manufacturer Part Number
S25FL032P0XMFI011
Description
IC 32M CMOS 3V 104MHZ SPI BUS INTERFACE
Manufacturer
Spansion Inc.
Datasheet

Specifications of S25FL032P0XMFI011

Cell Type
NOR
Density
32Mb
Access Time (max)
8ns
Interface Type
Serial (SPI)
Boot Type
Bottom/Top
Address Bus
1b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
SOIC W
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
4M
Supply Current
38mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S25FL032P0XMFI011
Manufacturer:
SPANSION
Quantity:
4 391
Part Number:
S25FL032P0XMFI011
Manufacturer:
SPANSION
Quantity:
20 000
Company:
Part Number:
S25FL032P0XMFI011
Quantity:
664
Company:
Part Number:
S25FL032P0XMFI011
Quantity:
5 974
Part Number:
S25FL032P0XMFI0119
Manufacturer:
SPAN
Quantity:
6 142
9.6
30
Quad I/O High Performance Read Mode (QIOR)
The Quad I/O High Performance Read instruction is similar to the Quad Output Read instruction, except that
it further improves throughput by allowing input of the address bits (A23-A0) using 4 bits per SCK via four
input pins (SI/IO0, SO/IO1, W#/ACC/IO2 and HOLD#/IO3), at a maximum frequency of 80 MHz.
The host system must first select the device by driving CS# low. The Quad I/O High Performance Read
command is then written to SI, followed by a 3-byte address (A23-A0) and a 1-byte Mode instruction, with four
bits latched on the rising edge of SCK. Note that four dummy clocks are required prior to the data input. Then
the memory contents, at the address that is given, are shifted out four bits at a time through IO0 (SI), IO1
(SO), IO2 (W#/ACC), and IO3 (HOLD#).
The Quad I/O High Performance Read command sequence is shown in
The first address byte specified can start at any location of the memory array. The device automatically
increments to the next higher address after each byte of data is output. The entire memory array can
therefore be read with a single Quad I/O High Performance Read command. When the highest address is
reached, the address counter reverts to 00000h, allowing the read sequence to continue indefinitely.
In addition, address jumps can be done without exiting the Quad I/O High Performance Mode through the
setting of the Mode bits (after the Address (A23-0) sequence, as shown in
removes the need for the instruction sequence and greatly improves code execution (XIP). The upper nibble
(bits 7-4) of the Mode bits control the length of the next Quad I/O High Performance instruction through the
inclusion or exclusion of the first byte instruction code. The lower nibble (bits 3-0) of the Mode bits are DON'T
CARE (“x”). If the Mode bits equal Axh, then the device remains in Quad I/O High Performance Read Mode
and the next address can be entered (after CS# is raised high and then asserted low) without requiring the
EBh instruction opcode, as shown in
The following sequences will release the device from Quad I/O High Performance Read mode; after which,
the device can accept standard SPI instructions:
It is important that the I/O pins be set to high-impedance prior to the falling edge of the first data out clock.
The read instruction can be terminated by driving the CS# pin to the logic high state. The CS# pin can be
driven high at any time during data output to terminate a read operation.
W#/ACC/IO2
HOLD#/IO3
1. During the Quad I/O High Performance Instruction Sequence, if the Mode bits are any value other
2. Furthermore, during any operation, if CS# toggles high to low to high for eight cycles (or less) and
SO/IO1
SI/IO0
SCK
CS#
than Axh, then the next time CS# is raised high and then asserted low the device will be released
from Quad I/O High Performance Read mode.
data input (IO0, IO1, IO2, & IO3) are not set for a valid instruction sequence, then the device will be
released from Quad I/O High Performance Read mode.
0
Figure 9.7 QUAD I/O High Performance Instruction Sequence
1
Hi-Z
Hi-Z
Hi-Z
2
Instruction
3
4
5
Figure
6
S25FL032P
7
9.8, thus eliminating eight cycles for the instruction sequence.
20 16
21 17
22 18
D a t a
8
23
*
Address
24 Bit
9
19
0
2
1
3
13 14 15 16 17 18 19 20 21 22
S h e e t
Mode Bits
5
6
4
7
*
0
1
2
3
DUMMY DUMMY
Figure 9.7
Figure
S25FL032P_00_05 October 5, 2009
6
5
4
7
*
Byte 1
0
2
1
3
9.7). This added feature the
IO’s Switches from Input to Output
and
6
5
Byte 2
4
7
*
1
2
23 24 25 26
3
0
Table 9.1 on page
5
6
4
7
*
*MSB
23.

Related parts for S25FL032P0XMFI011