LFEC15E-5FN484C Lattice, LFEC15E-5FN484C Datasheet - Page 28

no-image

LFEC15E-5FN484C

Manufacturer Part Number
LFEC15E-5FN484C
Description
FPGA LatticeEC Family 15400 Cells 420MHz 130nm (CMOS) Technology 1.2V 484-Pin FBGA
Manufacturer
Lattice
Datasheet

Specifications of LFEC15E-5FN484C

Package
484FBGA
Family Name
LatticeEC
Device Logic Units
15400
Maximum Internal Frequency
420 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
352
Ram Bits
358400
In System Programmability
Yes
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFEC15E-5FN484C
Manufacturer:
Lattice
Quantity:
40
Part Number:
LFEC15E-5FN484C
Manufacturer:
LATTICE
Quantity:
52
Part Number:
LFEC15E-5FN484C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LFEC15E-5FN484C-4I
Manufacturer:
TI
Quantity:
471
Lattice Semiconductor
Figure 2-29. Output Register Block
Figure 2-30. ODDRXB Primitive
Tristate Register Block
The tristate register block provides the ability to register tri-state control signals from the core of the device before
they are passed to the sysI/O buffers. The block contains a register for SDR operation and an additional latch for
DDR operation. Figure 2-31 shows the diagram of the Tristate Register Block.
In SDR mode, ONEG1 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured a D-
type or latch. In DDR mode, ONEG1 is fed into one register on the positive edge of the clock and OPOS1 is
latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).
Routing
From
ONEG0
OPOS0
CLK1
*Latch is transparent when input is low.
CLK
LSR
DA
DB
/LATCH
D
D
D-Type
LE*
Latch
ODDRXB
2-25
Q
Q
Q
0
1
LatticeECP/EC Family Data Sheet
Programmed
Control
OUTDDN
0
1
To sysIO
Buffer
DO
Architecture

Related parts for LFEC15E-5FN484C