AD1986AJSTZ Analog Devices Inc, AD1986AJSTZ Datasheet - Page 41

IC CODEC HD AUDIO AC'97 48LQFP

AD1986AJSTZ

Manufacturer Part Number
AD1986AJSTZ
Description
IC CODEC HD AUDIO AC'97 48LQFP
Manufacturer
Analog Devices Inc
Series
SoundMAX®r
Type
Audio Codec '97, HDr
Datasheet

Specifications of AD1986AJSTZ

Data Interface
Serial
Resolution (bits)
20 b
Number Of Adcs / Dacs
2 / 6
Sigma Delta
No
Dynamic Range, Adcs / Dacs (db) Typ
85 / 91
Voltage - Supply, Analog
4.5 V ~ 5.5 V
Voltage - Supply, Digital
2.97 V ~ 3.63 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1986AJSTZ
Quantity:
12
Part Number:
AD1986AJSTZ
Manufacturer:
ADI
Quantity:
260
Part Number:
AD1986AJSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
REF
20
21
22
23
24
25
26
27
28
29
30
31
FMUTE = Output is forced to mute independent of the respective volume register setting.
ACTIVE = Output is not muted and its status is dependent on the respective volume register setting.
OUT = Nothing is plugged into the jack and therefore the JS status is 0 (via the load resistor pull-down action).
IN = Jack has plug inserted and therefore the JS status is 1 (via the codec JS pin internal pull-up).
SERIAL CONFIGURATION (REGISTER 0x74)
When Register 0x00 is written (soft reset) the SLOT 16, REGM [2:0], SPOVR, SPAL, SPDZ, and SPLNK bits do not reset. All bits are reset
on a hardware reset or power-on reset.
Reg
0x74
Table 105.
Register
SPLNK
(S/PDIF
LINK)
SPDZ
(S/PDIF
DACZ)
SPAL
(S/PDIF
ADC Loop
Around)
(CSWP
Center/LFE
Swap)
Name
Serial
Configuration
JS1
OUT (0)
OUT (0)
IN (1)
IN (1)
OUT (0)
OUT (0)
IN (1)
IN (1)
OUT (0)
OUT (0)
IN (1)
IN (1)
Function
This bit enables S/PDIF to link with the front DACs for data requesting. When linked, the S/PDIF and front DACs should be set
to the same data rate because they both generate data requests at the front DACs request rate.
SPLNK
0
1
Sets data fill mode for S/PDIF transmitter FIFO under-runs. When this bit is set to on (1), the S/PDIF and ADC rates should be
set to the same rate.
SPDZ
0
1
SPAL
0
1
Swaps the center/LFE channels. Some systems have a swapped external connection for the center and LFE channels. Setting
this bit will swap these channels internal to the codec. The center and LFE controls do not change and remain at the same
addresses and bit assignments.
CSWP
0
1
OUT (0)
IN (1)
OUT (0)
IN (1)
OUT (0)
IN (1)
OUT (0)
IN (1)
OUT (0)
IN (1)
OUT (0)
IN (1)
JS0
D15
SLOT
16
JSMT2
1
1
1
1
1
1
1
1
1
1
1
1
D14
REGM2
D13
REGM1
JSMT1
0
0
0
0
1
1
1
1
1
1
1
1
D12
REGM0
Function
S/PDIF and front DACs are not linked
S/PDIF and front DACs are linked
On Under-Runs
Repeat last sample out the S/PDIF stream
Forces midscale sample out the S/PDIF stream
S/PDIF Transmitter Source
Connected to the AC-LINK stream
Connected to the digital ADC stream
CENTER Pin
Center channel
LFE channel
1
1
1
1
0
0
0
0
1
1
1
1
JSMT0
D11
REGM3
HP
OUT
FMUTE
FMUTE
ACTIVE
ACTIVE
**
**
**
**
**
**
**
**
D10
OMS2
Rev. 0 | Page 41 of 56
LINE
OUT
FMUTE
FMUTE
ACTIVE
ACTIVE
**
**
**
**
**
**
**
**
D9
OMS1
D8
OM0
C/LFE
OUT
FMUTE
FMUTE
ACTIVE
ACTIVE
**
**
**
**
**
**
**
**
D7
SPOVR
LFE Pin
LFE channel
Center channel
D6
LBKS1
SURR
OUT
FMUTE
FMUTE
ACTIVE
ACTIVE
**
**
**
**
**
**
**
**
D5
LBKS0
MONO
OUT
ACTIVE
ACTIVE
FMUTE
FMUTE
**
**
**
**
**
**
**
**
D4
INTS
D3
CSWP
NOTES
JS0 no mute action
JS1 mutes mono and enables
all rear.
Standard six channel
configuration swapped
HP_OUT and LINE_OUT
**RESERVED
**RESERVED
Default
Default
Default
Default
Default
D2
SPAL
D1
SPDZ
AD1986A
D0
SP
LNK
Default
0x1001

Related parts for AD1986AJSTZ