N25Q064A13EF640F Micron Technology Inc, N25Q064A13EF640F Datasheet - Page 78

no-image

N25Q064A13EF640F

Manufacturer Part Number
N25Q064A13EF640F
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of N25Q064A13EF640F

Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
N25Q064A13EF640F
Manufacturer:
MICRON
Quantity:
1 001
Part Number:
N25Q064A13EF640F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
N25Q064A13EF640F
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
N25Q064A13EF640F
0
Instructions
9.1.22
9.1.23
9.1.24
78/150
S
C
DQ0
DQ1
Program/Erase Resume
After a Program/Erase suspend instruction, a Program/Erase Resume instruction is
required to continue performing the suspended Program or Erase sequence.
Program/Erase Resume instruction is ignored if the device is not in a Program/Erase
Suspended status. The WIP bit of the Status Register and Program/Erase controller bit (Not
WIP) of the Flag Status Register both switch to the busy state (1 and 0 respectively) after
Program/Erase Resume instruction until the Program or Erase sequence is completed.
In this case the next Program/Erase Resume Instruction resumes the more recent
suspended modify cycles, another Program/Erase Resume Instruction is need to resume
also the former one.
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in progress, it is recommended to
check the Write In Progress (WIP) bit (or the Program/Erase controller bit of the Flag Status
Register) before sending a new instruction to the device. It is also possible to read the
Status Register continuously, as shown here.
Figure 31. Read Status Register instruction sequence
Write status register (WRSR)
The write status register (WRSR) instruction allows new values to be written to the status
register. Before it can be accepted, a write enable (WREN) instruction must previously have
been executed. After the write enable (WREN) instruction has been decoded and executed,
the device sets the write enable latch (WEL).
The write status register (WRSR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code and the data byte on serial data input (DQ0).
The write status register (WRSR) instruction has no effect on b1 and b0 of the status
register.
Chip Select (S) must be driven High after the eighth bit of the data byte has been latched in.
If not, the write status register (WRSR) instruction is not executed. As soon as Chip Select
(S) is driven High, the self-timed write status register cycle (whose duration is tow) is
0
High Impedance
1
2
Instruction
3
4
5
6
7
MSB
7
8
6
9 10 11 12 13 14 15
Status register out
5
4
Micron Technology, Inc., reserves the right to change products or specifications without notice.
3
2
1
0
MSB
7
6
Status register out
5
©2010 Micron Technology, Inc. All rights reserved.
4
3
2
1
N25Q064 - 3 V
0
7

Related parts for N25Q064A13EF640F