DS21552L+ Maxim Integrated Products, DS21552L+ Datasheet - Page 7

IC TXRX T1 1-CHIP 5V 100-LQFP

DS21552L+

Manufacturer Part Number
DS21552L+
Description
IC TXRX T1 1-CHIP 5V 100-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS21552L+

Function
Single-Chip Transceiver
Interface
E1, HDLC, J1, T1
Number Of Circuits
1
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
75mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Includes
DSX-1 and CSU Line Build-Out Generator, HDLC Controller, In-Band Loop Code Generator and Detector
Product
Framer
Number Of Transceivers
1
Data Rate
64 Kbps
Supply Voltage (max)
3.465 V
Supply Voltage (min)
3.135 V
Supply Current (max)
75 mA (Typ)
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Ic Interface Type
Parallel, Serial
Supply Voltage Range
4.75V To 5.25V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
LQFP
No. Of Pins
100
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power (watts)
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
3. INTRODUCTION
The DS21352/552 are 3.3V/5V superset versions of the popular DS2152 T1 single-chip transceiver
offering the new features listed below. All of the original features of the DS2152 have been retained and
software created for the original devices is transferable into the DS21352/552.
NEW FEATURES (after the DS2152)
§
§
§
§
FEATURES
§
§
§
§
§
§
§
§
§
§
§
§
§
§
Interleaving PCM Bus Operation
Integral HDLC controller with 64-byte buffers Configurable for FDL or DS0 operation
IEEE 1149.1 JTAG-Boundary Scan Architecture
3.3V (DS21352 only) supply
option for non–multiplexed bus operation
crystal–less jitter attenuation
3.3V I/O on all SCTs
additional hardware signaling capability including:
– receive signaling reinsertion to a backplane multiframe sync
– availability of signaling in a separate PCM data stream
– signaling freezing
– interrupt generated on change of signaling data
ability to calculate and check CRC6 according to the Japanese standard
ability to pass the F–Bit position through the elastic stores in the 2.048 MHz backplane mode
programmable in–band loop code generator and detector
per channel loopback and idle code insertion
RCL, RLOS, RRA, and RAIS alarms now interrupt on change of state
8.192 MHz clock output synthesized to RCLK
HDLC controller can be configured for FDL
addition of hardware pins to indicate carrier loss & signaling freeze
line interface function can be completely decoupled from the framer/formatter to allow:
– interface to optical, HDSL, and other NRZ interfaces
– be able to “tap” the transmit and receive bipolar data streams for monitoring purposes
– be able corrupt data and insert framing errors, CRC errors, etc.
transmit and receive elastic stores now have independent backplane clocks
7 of 137

Related parts for DS21552L+