SAM9RL64 Atmel Corporation, SAM9RL64 Datasheet - Page 51

no-image

SAM9RL64

Manufacturer Part Number
SAM9RL64
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9RL64

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
118
Ext Interrupts
118
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
5
Ssc
2
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Adc Channels
6
Adc Resolution (bits)
10
Adc Speed (ksps)
220
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
ARM DDI0198D
Function/operation
Invalidate DCache single entry (Set/Way)
Clean DCache single entry (MVA)
Clean DCache single entry (Set/Way)
Test and clean DCache
Clean and invalidate DCache entry (MVA)
Clean and invalidate DCache entry (Set/Way)
Test, clean, and invalidate DCache
Drain write buffer
Wait for interrupt
31
The MVA format for Rd for the CP15 c7 MCR operations is shown in Figure 2-9. The
Tag, Set, and Word fields define the MVA. For all of the cache operations, Word Should
Be Zero.
The Set/Way format for Rd for the CP15 c7 MCR operations is shown in Figure 2-10
on page 2-24, where A and S are the base-two logarithms of the associativity and the
number of sets. The Set, Way, and Word fields define the format. For all of the cache
operations, Word Should Be Zero.
For a 16KB cache, 4-way set associative, 8-word line, then:
Copyright © 2001-2003 ARM Limited. All rights reserved.
A = log
S = log
NSETS= cache size in bytes/associativity/line length in bytes:
NSETS= 16384/4/32 = 128
Therefore:
S = log
2
2
2
NSETS where:
128 = 7
associativity = log
Tag
2
4 = 2
Table 2-18 Cache operations c7 (continued)
Data format
Set/Way
MVA
Set/Way
-
MVA
Set/Way
-
SBZ
SBZ
Figure 2-9 Register c7 MVA format
S+5 S+4
Set (= index)
Instruction
Programmer’s Model
5 4
Word
2 1 0
SBZ
2-23

Related parts for SAM9RL64