AD9268 Analog Devices, AD9268 Datasheet - Page 40

no-image

AD9268

Manufacturer Part Number
AD9268
Description
16-Bit, 125 MSPS/105 MSPS/80 MSPS, 1.8 V Dual Analog-to-Digital Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD9268

Resolution (bits)
16bit
# Chan
2
Sample Rate
125MSPS
Interface
Par
Analog Input Type
Diff-Uni
Ain Range
(2Vref) p-p,1 V p-p,2 V p-p
Adc Architecture
Pipelined
Pkg Type
CSP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9268-125BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9268BCPZ-105
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9268BCPZ-125
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9268BCPZ-80
Manufacturer:
MITSUBISHI
Quantity:
56
Part Number:
AD9268BCPZ-80
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9268
MEMORY MAP REGISTER DESCRIPTIONS
For additional information about functions controlled in
Register 0x00 to Register 0xFF, see the AN-877 Application Note,
Interfacing to High Speed ADCs via SPI.
Sync Control (Register 0x100)
Bits[7:3]—Reserved
Bit 2—Clock Divider Next Sync Only
If the master sync enable bit (Address 0x100, Bit 0) and the clock
divider sync enable bit (Address 0x100, Bit 1) are high, Bit 2 allows
the clock divider to sync to the first sync pulse it receives and to
Rev. A | Page 40 of 44
ignore the rest. The clock divider sync enable bit (Address 0x100,
Bit 1) resets after it syncs.
Bit 1—Clock Divider Sync Enable
Bit 1 gates the sync pulse to the clock divider. The sync signal is
enabled when Bit 1 is high and Bit 0 is high. This is continuous
sync mode.
Bit 0—Master Sync Enable
Bit 0 must be high to enable any of the sync functions. If the
sync capability is not used this bit should remain low to
conserve power.

Related parts for AD9268