AD5755 Analog Devices, AD5755 Datasheet - Page 38

no-image

AD5755

Manufacturer Part Number
AD5755
Description
Quad Channel, 16-Bit, Serial Input,
Manufacturer
Analog Devices
Datasheet

Specifications of AD5755

Resolution (bits)
16bit
Dac Update Rate
91kSPS
Dac Settling Time
11µs
Max Pos Supply (v)
+33V
Single-supply
No
Dac Type
I or V Out
Dac Input Format
SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5755-1ACPZ-REEL7
Manufacturer:
AD
Quantity:
201
Part Number:
AD5755ACPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5755ACPZ-REEL7
Manufacturer:
TOSHIBA
Quantity:
11
AD5755
Slew Rate Control Register
This register is used to program the slew rate control for the
selected DAC channel. This feature is available on both the
current and voltage outputs. The slew rate control is enabled/
disabled and programmed on a per channel basis. See Table 26
and the Device Features section for more information.
READBACK OPERATION
Readback mode is invoked by setting the R/ W bit = 1 in the
serial input register write. See
with a readback operation. The DUT_AD1 and DUT_AD0 bits,
in association with Bits RD[4:0], select the register to be read.
The remaining data bits in the write sequence are don’t cares.
During the next SPI transfer (see
on the SDO output contains the data from the previously
addressed register. This second SPI transfer should either be a
Table 26. Programming the Slew Rate Control Register
D15
0
1
Table 27. Input Shift Register Contents for a Read Operation
D23
R/W
1
Table 28. Read Address Decoding
RD4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
X = don’t care.
X = don’t care.
D22
DUT_AD1
RD3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
D14
0
RD2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
Table 27
D21
DUT_AD0
D13
0
Figure 4
for the bits associated
), the data appearing
0
0
1
1
RD1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
D12
SREN
D20
RD4
RD0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
Rev. A | Page 38 of 52
D11 to D7
X
D19
RD3
1
Read DAC A data register
Read DAC B data register
Read DAC C data register
Read DAC D data register
Read DAC A control register
Read DAC B control register
Read DAC C control register
Read DAC D control register
Read DAC A gain register
Read DAC B gain register
Read DAC C gain register
Read DAC D gain register
Read DAC A offset register
Read DAC B offset register
Read DAC C offset register
Read DAC D offset register
Clear DAC A code register
Clear DAC B code register
Clear DAC C code register
Clear DAC D code register
DAC A slew rate control register
DAC B slew rate control register
DAC C slew rate control register
DAC D slew rate control register
Read status register
Read main control register
Read dc-to-dc control register
Function
request to read yet another register on a third data transfer or a
no operation command. The no operation command for DUT
Address 00 is 0x1CE000; for other DUT addresses bits, D22 and
D21 are set accordingly.
Readback Example
To read back the gain register of Device 1, Channel A on the
AD5755, implement the following sequence:
1.
2.
D18
RD2
Write 0xA80000 to the AD5755 input register. This
configures the AD5755 Device Address 1 for read mode
with the gain register of Channel A selected. All the data
bits, D15 to D0, are don’t cares.
Follow with another read command or a no operation
command (0x3CE000). During this command, the data from
the Channel A gain register is clocked out on the SDO line.
D17
RD1
D6 to D3
SR_CLOCK
D16
RD0
D15 to D0
X
D2 to D0
SR_STEP
1
Data Sheet

Related parts for AD5755