AD9752 Analog Devices, AD9752 Datasheet - Page 6

no-image

AD9752

Manufacturer Part Number
AD9752
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD9752

Resolution (bits)
12bit
Dac Update Rate
125MSPS
Dac Settling Time
35ns
Max Pos Supply (v)
+5.5V
Single-supply
Yes
Dac Type
Current Out
Dac Input Format
Par

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9752AR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9752ARU
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD9752ARU
Quantity:
150
Part Number:
AD9752ARUZ
Manufacturer:
SIPEX
Quantity:
9 012
Part Number:
AD9752ARUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9752ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9752ARZRL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9752
DEFINITIONS OF SPECIFICATIONS
Linearity Error (Also Called Integral Nonlinearity or INL)
Linearity error is defined as the maximum deviation of the
actual analog output from the ideal output, determined by a
straight line drawn from zero to full scale.
Differential Nonlinearity (or DNL)
DNL is the measure of the variation in analog value, normalized
to full scale, associated with a 1 LSB change in digital input code.
Monotonicity
A D/A converter is monotonic if the output either increases or
remains constant as the digital input increases.
Offset Error
The deviation of the output current from the ideal of zero is
called offset error. For IOUTA, 0 mA output is expected when
the inputs are all 0s. For IOUTB, 0 mA output is expected
when all inputs are set to 1s.
Gain Error
The difference between the actual and ideal output span. The
actual span is determined by the output when all inputs are set
to 1s minus the output when all inputs are set to 0s.
Output Compliance Range
The range of allowable voltage at the output of a current-output
DAC. Operation beyond the maximum compliance limits may
cause either output stage saturation or breakdown resulting in
nonlinear performance.
Temperature Drift
Temperature drift is specified as the maximum change from the
ambient (+25 C) value to the value at either T
offset and gain drift, the drift is reported in ppm of full-scale
range (FSR) per C. For reference drift, the drift is reported
in ppm per C.
DCOM
DVDD
RETIMED
OUTPUT*
CLOCK
PULSE GENERATOR
R
LECROY 9210
2k
SET
50
0.1 F
+5V
CLOCK
FS ADJ
REFIO
DVDD
DCOM
SLEEP
+1.20V REF
OUTPUT
CLOCK
REFLO
Figure 2. Basic AC Characterization Test Setup
SEGMENTED SWITCHES
MIN
FOR DB11–DB3
or T
150pF
MAX
TEKTRONIX
W/OPTION 4
LATCHES
AWG-2021
DIGITAL
DATA
CURRENT SOURCE
. For
ARRAY
PMOS
+5V
–6–
AVDD
SWITCHES
LSB
Power Supply Rejection
The maximum change in the full-scale output as the supplies
are varied from nominal to minimum and maximum specified
voltages.
Settling Time
The time required for the output to reach and remain within a
specified error band about its final value, measured from the
start of the output transition.
Glitch Impulse
Asymmetrical switching times in a DAC give rise to undesired
output transients that are quantified by a glitch impulse. It is
specified as the net area of the glitch in pV-s.
Spurious-Free Dynamic Range
The difference, in dB, between the rms amplitude of the output
signal and the peak spurious signal over the specified bandwidth.
Total Harmonic Distortion
THD is the ratio of the rms sum of the first six harmonic
components to the rms value of the measured input signal. It is
expressed as a percentage or in decibels (dB).
Multitone Power Ratio
The spurious-free dynamic range for an output containing mul-
tiple carrier tones of equal amplitude. It is measured as the
difference between the rms amplitude of a carrier tone to the
peak spurious signal in the region of a removed tone.
AD9752
ACOM
ICOMP
IOUTA
IOUTB
50
0.1 F
20pF
50
* AWG2021 CLOCK RETIMED
SUCH THAT DIGITAL DATA
TRANSITIONS ON FALLING EDGE
OF 50% DUTY CYCLE CLOCK.
100
20pF
MINI-CIRCUITS
T1-1T
TO HP3589A
SPECTRUM/
NETWORK
ANALYZER
50
INPUT
REV. 0

Related parts for AD9752