ADUC7019 Analog Devices, ADUC7019 Datasheet - Page 77

no-image

ADUC7019

Manufacturer Part Number
ADUC7019
Description
Manufacturer
Analog Devices
Datasheet

Specifications of ADUC7019

Mcu Core
ARM7 TDMI
Mcu Speed (mips)
40
Sram (bytes)
8192Bytes
Gpio Pins
14
Adc # Channels
5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
ADUC7019BCPZ
Quantity:
750
Table 151. PLAADC Register
Name
PLAADC
PLAADC is the PLA source for the ADC start conversion signal.
Table 152. PLAADC MMR Bit Descriptions
Bit
31:5
4
3:0
Table 153. PLADIN Register
Name
PLADIN
PLADIN is a data input MMR for PLA.
Value
0000
0001
1111
Address
0xFFFF0B48
Address
0xFFFF0B4C
Description
Reserved.
ADC start conversion enable bit. Set by user
to enable ADC start conversion from PLA.
Cleared by user to disable ADC start
conversion from PLA.
ADC start conversion source.
PLA Element 0.
PLA Element 1.
PLA Element 15.
Default Value
0x00000000
Default Value
0x00000000
Access
R/W
Access
R/W
Rev. D | Page 77 of 96
Table 154. PLADIN MMR Bit Descriptions
Bit
31:16
15:0
Table 155. PLADOUT Register
Name
PLADOUT
PLADOUT is a data output MMR for PLA. This register is
always updated.
Table 156. PLADOUT MMR Bit Descriptions
Bit
31:16
15:0
Table 157. PLALCK Register
Name
PLALCK
PLALCK is a PLA lock option. Bit 0 is written only once. When
set, it does not allow modifying any of the PLA MMRs, except
PLADIN. A PLA tool is provided in the development system to
easily configure the PLA.
ADuC7019/20/21/22/24/25/26/27/28/29
Description
Reserved.
Output bit from Element 15 to Element 0.
Address
0xFFFF0B50
Address
0xFFFF0B54
Description
Reserved.
Input bit to Element 15 to Element 0.
Default Value
0x00000000
Default Value
0x00
Access
R
Access
W

Related parts for ADUC7019