IDT72V205L15TF IDT, Integrated Device Technology Inc, IDT72V205L15TF Datasheet - Page 10

IC FIFO SYNC 16KX9 15NS 64QFP

IDT72V205L15TF

Manufacturer Part Number
IDT72V205L15TF
Description
IC FIFO SYNC 16KX9 15NS 64QFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V205L15TF

Function
Asynchronous
Memory Size
144K (16K x 9)
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-STQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Rate
-
Other names
72V205L15TF
800-1510

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V205L15TF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V205L15TF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V205L15TFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V205L15TFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT72V205/72V215/72V225/72V235/72V245 3.3V CMOS SyncFIFO
256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18 and 4,096 x 18
then a signal at this input can neither increment the write offset register pointer,
nor execute a write.
the LD pin is set LOW and REN is set LOW; then, data can be read on the LOW-
to-HIGH transition of the Read Clock (RCLK). The act of reading the control
registers employs a dedicated read offset register pointer. (The read and write
pointers operate independently). Offset register content can be read out in the
IDT Standard mode only. It is inhibited in the FWFT mode.
registers.
FIRST LOAD (FL)
Daisy Chain Depth Expansion configuration, FL is grounded to indicate it is the
first device loaded and is set to HIGH for all other devices in the Daisy Chain.
(See Operating Configurations for further details.)
WRITE EXPANSION INPUT (WXI)
additional information. WXI is connected to Write Expansion Out (WXO) of the
previous device in the Daisy Chain Depth Expansion mode.
READ EXPANSION INPUT (RXI)
additional information. RXI is connected to Read Expansion Out (RXO) of the
previous device in the Daisy Chain Depth Expansion mode.
OUTPUTS:
FULL FLAG/INPUT READY (FF/IR)
function is selected. When the FIFO is full, FF will go LOW, inhibiting further write
operations. When FF is HIGH, the FIFO is not full. If no reads are performed
after a reset, FF will go LOW after D writes to the FIFO. D = 256 writes for the
IDT72V205, 512 for the IDT72V215, 1,024 for the IDT72V225, 2,048 for the
IDT72V235 and 4,096 for the IDT72V245.
when memory space is available for writing in data. When there is no longer
any free space left, IR goes HIGH, inhibiting further write operations.
513 for the IDT72V215, 1,025 for the IDT72V225, 2,049 for the IDT72V235
and 4,097 for the IDT72V245. Note that the additional word in FWFT mode
is due to the capacity of the memory plus output register.
EMPTY FLAG/OUTPUT READY (EF/OR)
function is selected. When the FIFO is empty, EF will go LOW, inhibiting further
read operations. When EF is HIGH, the FIFO is not empty.
at the same time that the first word written to an empty FIFO appears valid on
the outputs. OR stays LOW after the RCLK LOW to HIGH transition that shifts
the last word from the FIFO memory to the outputs. OR goes HIGH only with
a true read (RCLK with REN = LOW). The previous data stays at the outputs,
indicating the last word was read. Further data reads are inhibited until OR
goes LOW again.
When the LD pin is LOW and WEN is HIGH, the WCLK input is disabled;
The contents of the offset registers can be read on the output lines when
A read and a write should not be performed simultaneously to the offset
For the single device mode, see Table 3 for additional information. In the
This is a dual purpose pin. For single device mode, see Table 3 for
This is a dual purpose pin. For single device mode, see Table 3 for
This is a dual purpose pin. In IDT Standard mode, the Full Flag (FF)
IR will go HIGH after D writes to the FIFO. D = 257 writes for the IDT72V205,
FF/IR is synchronous and updated on the rising edge of WCLK.
This is a dual purpose pin. In the IDT Standard mode, the Empty Flag (EF)
In FWFT mode, the Input Ready (IR) function is selected. IR goes LOW
In FWFT mode, the Output Ready (OR) function is selected. OR goes LOW
EF/OR is synchronous and updated on the rising edge of RCLK.
10
PROGRAMMABLE ALMOST-FULL FLAG (PAF)
reaches the almost-full condition. In IDT Standard mode, if no reads are
performed after Reset (RS), the PAF will go LOW after (256-m) writes for the
IDT72V205, (512-m) writes for the IDT72V215, (1,024-m) writes for the
IDT72V225, (2,048–m) writes for the IDT72V235 and (4,096–m) writes for the
IDT72V245. The offset “m” is defined in the Full Offset register.
for the IDT72V205, 513-m for the IDT72V215, 1,025 for the IDT72V225, 2,049
for the IDT72V235 and 4,097 for the IDT72V245. The default values for m are
noted in Table 1 and 2.
on the LOW-to-HIGH transition of the Write Clock (WCLK). PAF is reset to HIGH
on the LOW-to-HIGH transition of the Read Clock (RCLK). If synchronous PAF
configuration is selected (see Table 3), the PAF is updated on the rising edge
of WCLK.
PROGRAMMABLE ALMOST-EMPTY FLAG (PAE)
condition. In IDT Standard mode, PAE will go LOW when there are n words
or less in the FIFO. In FWFT mode, the PAE will go LOW when there are n + 1
words or less in the FIFO. The offset "n" is defined as the empty offset. The default
values for n are noted in Table 1 and 2.
(PAE) will be LOW when the device is 31 away from completely empty for
IDT72V205, 63 away from completely empty for IDT72V215, and 127 away
from completely empty for IDT72V225/72V235/72V245.
the LOW-to-HIGH transition of the Read Clock (RCLK). PAE is reset to HIGH
on the LOW-to-HIGH transition of the Write Clock (WCLK). If synchronous PAE
configuration is selected (see Table 3), the PAE is updated on the rising edge
of RCLK.
WRITE EXPANSION OUT/HALF-FULL FLAG (WXO/HF)
mode, when Write Expansion In (WXI) and/or Read Expansion In (RXI) are
grounded, this output acts as an indication of a half-full memory.
write cycle, the Half-Full Flag goes LOW and will remain set until the difference
between the write pointer and read pointer is less than or equal to one half of
the total memory of the device. The Half-Full Flag (HF) is then reset to HIGH
by the LOW-to-HIGH transition of the Read Clock (RCLK). The HF is
asynchronous.
the previous device. This output acts as a signal to the next device in the Daisy
Chain by providing a pulse when the previous device writes to the last location
of memory.
READ EXPANSION OUT (RXO)
(RXI) is connected to Read Expansion Out (RXO) of the previous device. This
output acts as a signal to the next device in the Daisy Chain by providing a pulse
when the previous device reads from the last location of memory.
DATA OUTPUTS (Q0-Q17)
TM
The PAE flag will go LOW when the FIFO reaches the almost-empty
If there is no empty offset specified, the Programmable Almost-Empty Flag
If asynchronous PAE configuration is selected, the PAE is asserted LOW on
This is a dual-purpose output. In the Single Device and Width Expansion
After half of the memory is filled, and at the LOW-to-HIGH transition of the next
In the Daisy Chain Depth Expansion mode, WXI is connected to WXO of
In the Daisy Chain Depth Expansion configuration, Read Expansion In
Q
The Programmable Almost-Full Flag (PAF) will go LOW when FIFO
In FWFT mode, if no reads are performed, PAF will go LOW after 257-m
If asynchronous PAF configuration is selected, the PAF is asserted LOW
0
-Q
17
are data outputs for 18-bit wide data.
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
OCTOBER 22, 2008

Related parts for IDT72V205L15TF