LM3S101-CRN20-XNPT Luminary Micro, Inc., LM3S101-CRN20-XNPT Datasheet - Page 40

no-image

LM3S101-CRN20-XNPT

Manufacturer Part Number
LM3S101-CRN20-XNPT
Description
Microcontroller
Manufacturer
Luminary Micro, Inc.
Datasheet
5.3.1
Table 5-2.
5.3.1.1
5.3.1.2
March 22, 2006
All Others
IR[3:0]
0000
0001
0010
1000
1010
1011
1110
1111
Instruction Register (IR)
The JTAG TAP Instruction Register (IR) is a four-bit serial scan chain with a parallel load register
connected between the JTAG TDI and TDO pins. When the TAP Controller is placed in the correct
states, bits can be shifted into the Instruction Register. Once these bits have been shifted into the
chain and updated, they are interpreted as the current instruction. The decode of the Instruction
Register bits is shown in Table 5-2. A detailed explanation of each instruction, along with its
associated Data Register, follows.
EXTEST Instruction
The EXTEST instruction does not have an associated data register chain. The EXTEST instruction
uses the data that has been preloaded into the Boundary Scan data register using the SAMPLE/
PRELOAD instruction. When the EXTEST instruction is present in the Instruction Register, the
preloaded data in the Boundary Scan data register associated with the outputs and output enables
are used to drive the GPIO pads rather than the signals coming from the core. This allows tests to
be developed that drive known values out of the controller, which can be used to verify
connectivity.
INTEST Instruction
The INTEST instruction does not have an associated data register chain. The INTEST instruction
uses the data that has been preloaded into the Boundary Scan data register using the SAMPLE/
PRELOAD instruction. When the INTEST instruction is present in the Instruction Register, the
preloaded data in the Boundary Scan data register associated with the inputs are used to drive the
signals going into the core rather than the signals coming from the GPIO pads. This allows tests to
be developed that drive known values into the controller, which can be used for testing. It is
important to note that although the RST input pin is on the Boundary Scan data register chain, it is
only observable.
JTAG Instruction Register Commands
SAMPLE / PRELOAD
Instruction
Reserved
EXTEST
IDCODE
BYPASS
INTEST
ABORT
DPACC
APACC
Description
Drives the values preloaded into the Boundary Scan Chain by the
SAMPLE/PRELOAD instruction onto the pads.
Drives the values preloaded into the Boundary Scan Chain by the
SAMPLE/PRELOAD instruction into the controller.
Captures the current I/O values and shifts the sampled values out of the
Boundary Scan Chain while new preload data is shifted in.
Shifts data into the ARM Debug Port Abort register.
Shifts data into and out of the ARM DP Access register.
Shifts data into and out of the ARM AC Access register.
Loads manufacturing information defined by the IEEE Standard 1149.1
into the IDCODE chain and shifts it out.
Connects TDI to TDO through a single shift register chain.
Defaults to the BYPASS instruction to ensure that TDI is always
connected to TDO.
Preliminary
LM3S101 Data Sheet
40

Related parts for LM3S101-CRN20-XNPT