xc3s1400an Xilinx Corp., xc3s1400an Datasheet - Page 46

no-image

xc3s1400an

Manufacturer Part Number
xc3s1400an
Description
Spartan-3an Fpga Family Data Sheet
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S1400AN
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FG484C
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FG484I
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FG676C
Manufacturer:
WINBOND
Quantity:
237
Part Number:
xc3s1400an-4FG676C
Manufacturer:
XILINX
Quantity:
996
Part Number:
xc3s1400an-4FG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc3s1400an-4FG676C
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FGG484C
Manufacturer:
FREESCALE
Quantity:
902
Part Number:
xc3s1400an-4FGG484I
Manufacturer:
XILINX
Quantity:
890
Part Number:
xc3s1400an-4FGG676
Quantity:
26
Part Number:
xc3s1400an-4FGG676C
Manufacturer:
XILINX
Quantity:
10
Part Number:
xc3s1400an-4FGG676C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Company:
Part Number:
xc3s1400an-4FGG676C
Quantity:
100
DC and Switching Characteristics
Block RAM Timing
Table 36: Block RAM Timing
46
Notes:
1.
Clock-to-Output Times
T
Setup Times
T
T
T
T
Hold Times
T
T
T
T
Clock Timing
T
T
Clock Frequency
F
RCKO
RCCK_ADDR
RDCK_DIB
RCCK_ENB
RCCK_WEB
RCKC_ADDR
RCKD_DIB
RCKC_ENB
RCKC_WEB
BPWH
BPWL
BRAM
Symbol
The numbers in this table are based on the operating conditions set forth in
When reading from block RAM, the delay from the active
transition at the CLK input to data appearing at the DOUT
output
Setup time for the ADDR inputs before the active transition at
the CLK input of the block RAM
Setup time for data at the DIN inputs before the active
transition at the CLK input of the block RAM
Setup time for the EN input before the active transition at the
CLK input of the block RAM
Setup time for the WE input before the active transition at the
CLK input of the block RAM
Hold time on the ADDR inputs after the active transition at the
CLK input
Hold time on the DIN inputs after the active transition at the
CLK input
Hold time on the EN input after the active transition at the CLK
input
Hold time on the WE input after the active transition at the CLK
input
High pulse width of the CLK signal
Low pulse width of the CLK signal
Block RAM clock frequency
Description
www.xilinx.com
Table
0.32
0.28
0.69
1.12
1.56
1.56
Min
8.
0
0
0
0
0
-5
Max
2.06
320
Speed Grade
0.36
0.31
0.77
1.26
1.79
1.79
Min
0
0
0
0
0
DS557-3 (v3.1) June 2, 2008
-4
Product Specification
Max
2.49
280
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
R

Related parts for xc3s1400an