mc68hc912d60c Freescale Semiconductor, Inc, mc68hc912d60c Datasheet - Page 252

no-image

mc68hc912d60c

Manufacturer Part Number
mc68hc912d60c
Description
Hc12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Enhanced Capture Timer
ICSYS — Input Control System Control Register
Technical Data
252
RESET:
SH37
BIT 7
0
SH26
6
0
An IC register is empty when it has been read or latched into the holding
register.
A holding register is empty when it has been read.
NOVWx — No Input Capture Overwrite
SHxy — Share Input action of Input Capture Channels x and y
TFMOD — Timer Flag-setting Mode
Read: any time
Write: May be written once (SMODN=1). Writes are always permitted
when SMODN=0.
Use of the TFMOD bit in the ICSYS register ($AB) in conjunction with
the use of the ICOVW register ($AA) allows a timer interrupt to be
generated after capturing two values in the capture and holding
registers instead of generating an interrupt for every capture.
By setting TFMOD in queue mode, when NOVW bit is set and the
corresponding capture and holding registers are emptied, an input
capture event will first update the related input capture register with
0 = The contents of the related capture register or holding register
1 = The related capture register or holding register cannot be
0 = Normal operation
1 = The channel input ‘x’ causes the same action on the channel
SH15
5
0
can be overwritten when a new input capture or latch occurs.
written by an event unless they are empty (see
This will prevent the captured value to be overwritten until it is
read or latched in the holding register.
‘y’. The port pin ‘x’ and the corresponding edge detector is
used to be active on the channel ‘y’.
Enhanced Capture Timer
SH04
4
0
TFMOD
3
0
PACMX
2
0
BUFEN
MC68HC912D60A — Rev. 3.1
1
0
Freescale Semiconductor
LATQ
BIT 0
0
IC
Channels).
$00AB

Related parts for mc68hc912d60c