sak-c868p-1rr Infineon Technologies Corporation, sak-c868p-1rr Datasheet - Page 95

no-image

sak-c868p-1rr

Manufacturer Part Number
sak-c868p-1rr
Description
8 - Bit Cmos Microcontroller
Manufacturer
Infineon Technologies Corporation
Datasheet
Figure 4-30
Figure 4-30
triggers the update of bit field MCMP is chosen by SWSEL. If the selected switching
event occurs, the reminder flag R is set. This flag monitors the update request and it is
automatically reset when the update takes place. In order to synchronize the update of
MCMP to a PWM generated by T12 or T13, bit field SWSYN allows the selection of the
synchronization event, which leads to the transfer from MCMPS to MCMP. Due to this
structure, an update takes place with a new PWM period.
If it is explicitly desired, the update takes place immediately with the setting of flag R
when the direct synchronization mode is selected. The update can also be requested by
SW by writing to bit field MCMPS with the shadow transfer request bit STRMCM set. If
this bit is set during the write action to the register, the flag R is automatically set. By
using the direct mode and bit STRMCM, the update takes place completely under SW
control.
The possible HW request events are:
• a T12 period-match while counting up (T12pm)
• a T12 one-match while counting down (T12om)
• a T13 period-match (T13pm)
User’s Manual
Hall Event
T12c1cm
Correct
shows the modulation selection for the multi-channel mode. The event that
T13pm
T12pm
T12om
Modulation Selection and Synchronization
STRMCM =
MCMPS
write to
bitfield
with
'1'
SEL
SW
no action
O
R
T13zm
T12zm
direct
set
reset
4-51
R
SYN
SW
O
R
On-Chip Peripheral Components
A
N
D
write by software
to modulation
selection
MCMPS
MCMP
6
6
clear
IDLE
V 1.0, 2003-01
C868

Related parts for sak-c868p-1rr