psd813f2v STMicroelectronics, psd813f2v Datasheet - Page 65

no-image

psd813f2v

Manufacturer Part Number
psd813f2v
Description
Flash In-system Programmable Isp Peripherals For8-bits Mcus, 3v
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
psd813f2v-A-15J
Manufacturer:
STMicroelectronics
Quantity:
500
Part Number:
psd813f2v-A-15J
Manufacturer:
ST
0
Part Number:
psd813f2v-A-15JI
Manufacturer:
STMicroelectronics
Quantity:
800
Part Number:
psd813f2v-A-15JI
Manufacturer:
ST
0
Part Number:
psd813f2v-A-20MI
Manufacturer:
ST
0
Part Number:
psd813f2v-A-20UI
Manufacturer:
WSI
Quantity:
24
Part Number:
psd813f2v-A-20UI
Manufacturer:
ST
0
Part Number:
psd813f2v-A20UI
Manufacturer:
ST
0
Part Number:
psd813f2vA-15J
Manufacturer:
STMicroelectronics
Quantity:
1 800
Part Number:
psd813f2vA-20MI
Manufacturer:
STMicroelectronics
Quantity:
135
Table 30. Power Management Mode Registers PMMR0 (Note 1)
Note: 1. The bits of this register are cleared to zero following Power-up. Subsequent Reset (RESET) pulses do not clear the registers.
Table 31. Power Management Mode Registers PMMR2 (Note 1)
Note: 1. The bits of this register are cleared to zero following Power-up. Subsequent Reset (RESET) pulses do not clear the registers.
Bit 0
Bit 1
Bit 2
Bit 3
Bit 4
Bit 5
Bit 6
Bit 7
Bit 0
Bit 1
Bit 2
Bit 3
Bit 4
Bit 5
Bit 6
Bit 7
X
APD Enable
X
PLD Turbo
PLD Array clk
PLD MCell clk
X
X
X
X
PLD Array
CNTL0
PLD Array
CNTL1
PLD Array
CNTL2
PLD Array
ALE
PLD Array
DBE
X
0
0 = off Automatic Power-down (APD) is disabled.
1 = on Automatic Power-down (APD) is enabled.
0
0 = on PLD Turbo mode is on
1 = off PLD Turbo mode is off, saving power.
0 = on
1 = off CLKIN (PD1) input to PLD AND Array is disconnected, saving power.
0 = on CLKIN (PD1) input to the PLD macrocells is connected.
1 = off CLKIN (PD1) input to PLD macrocells is disconnected, saving power.
0
0
0
0
0 = on Cntl0 input to the PLD AND Array is connected.
1 = off Cntl0 input to PLD AND Array is disconnected, saving power.
0 = on Cntl1 input to the PLD AND Array is connected.
1 = off Cntl1 input to PLD AND Array is disconnected, saving power.
0 = on Cntl2 input to the PLD AND Array is connected.
1 = off Cntl2 input to PLD AND Array is disconnected, saving power.
0 = on ALE input to the PLD AND Array is connected.
1 = off ALE input to PLD AND Array is disconnected, saving power.
0 = on DBE input to the PLD AND Array is connected.
1 = off DBE input to PLD AND Array is disconnected, saving power.
0
Not used, and should be set to zero.
Not used, and should be set to zero.
CLKIN (PD1) input to the PLD AND Array is connected. Every change of CLKIN
(PD1) Powers-up the PLD when Turbo Bit is ’0.’
Not used, and should be set to zero.
Not used, and should be set to zero.
Not used, and should be set to zero.
Not used, and should be set to zero.
Not used, and should be set to zero.
Doc ID 10552 Rev 3
PSD813F2V, PSD854F2V
65/109

Related parts for psd813f2v