W83877 Winbond Electronics Corp America, W83877 Datasheet - Page 48

no-image

W83877

Manufacturer Part Number
W83877
Description
Winbond I/O
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83877AF
Manufacturer:
INTEL
Quantity:
5 040
Part Number:
W83877ATF
Manufacturer:
MT
Quantity:
5
Part Number:
W83877ATF
Manufacturer:
WB
Quantity:
1 980
Company:
Part Number:
W83877ATF
Quantity:
86
Part Number:
W83877F
Manufacturer:
Winbond
Quantity:
77
Part Number:
W83877F
Manufacturer:
WINBOND
Quantity:
147
Part Number:
W83877F
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
W83877F
Manufacturer:
WINBOND
Quantity:
183
Part Number:
W83877F
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W83877F
Quantity:
87
Company:
Part Number:
W83877F
Quantity:
87
Part Number:
W83877TF
Manufacturer:
WIN
Quantity:
200
Part Number:
W83877TF
Manufacturer:
WINBOND
Quantity:
51
Part Number:
W83877TF
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W83877TG
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Bit 6, 7: These two bits are used to set the active level for the receiver FIFO interrupt. For example, if
FIFO.
TABLE 4-3 FIFO TRIGGER LEVEL
Bit 4, 5: Reserved
Bit 3: When this bit is programmed to logic 1, the DMA mode will change from mode 0 to mode 1 if
Bit 2: Setting this bit to a logical 1 resets the TX FIFO counter logic to initial state. This bit will clear to
Bit 1: Setting this bit to a logical 1 resets the RX FIFO counter logic to initial state. This bit will clear to
Bit 0: This bit enables the 16550 (FIFO) mode of the UART. This bit should be set to a logical 1
before
4.2.6 Interrupt Status Register (ISR) (Read only)
This register reflects the UART interrupt status, which is encoded by different interrupt sources into 3
bits.
BIT 7
UFR bit 0 = 1.
a logical 0 by itself after being set to a logical 1.
a logical 0 by itself after being set to a logical 1.
0
0
1
1
the interrupt active level is set as 4 bytes, once there are more than 4 data characters in the
receiver FIFO, the interrupt will be activated to notify the CPU to read the data from the
other bits of UFR are programmed.
BIT 6
7
0
1
0
1
6
5
RX FIFO INTERRUPT ACTIVE LEVEL (BYTES)
4
3
2
- 48 -
1
01
04
08
14
0
FIFO enable
Receiver FIFO reset
Transmitter FIFO reset
DMA mode select
Reserved
Reserved
RX interrupt active level (LSB)
RX interrupt active level (MSB)
W83877F

Related parts for W83877