xr16v2652il32 Exar Corporation, xr16v2652il32 Datasheet - Page 3

no-image

xr16v2652il32

Manufacturer Part Number
xr16v2652il32
Description
High Performance Duart With 32-byte Fifo
Manufacturer
Exar Corporation
Datasheet
REV. 1.0.2
PIN DESCRIPTIONS
Pin Description
DATA BUS INTERFACE
MODEM OR SERIAL I/O INTERFACE
TXRDYB#
TXRDYA#
CHSEL
IOW#
N
IOR#
INTB
INTA
CS#
TXA
A2
A1
A0
D7
D6
D5
D4
D3
D2
D1
D0
AME
32-QFN
P
32
31
30
29
28
27
14
10
21
23
IN
11
7
6
3
2
1
8
9
-
-
#
44-PLCC
P
15
14
10
24
20
18
16
34
17
32
38
IN
9
8
7
6
5
4
3
2
1
#
T
I/O
YPE
O
O
O
O
O
I
I
I
I
I
Address data lines [2:0]. These 3 address lines select one of the inter-
nal registers in UART channel A/B during a data bus transaction.
Data bus lines [7:0] (bidirectional).
Input/Output Read Strobe (active low). The falling edge instigates an
internal read cycle and retrieves the data byte from an internal register
pointed to by the address lines [A2:A0]. The data byte is placed on the
data bus to allow the host processor to read it on the rising edge.
Input/Output Write Strobe (active low). The falling edge instigates an
internal write cycle and the rising edge transfers the data byte on the
data bus to an internal register pointed by the address lines.
UART chip select (active low). This function selects channel A or B in
accordance with the logical state of the CHSEL pin. This allows data to
be transferred between the user CPU and the V2652.
Channel Select - UART channel A or B is selected by the logical state
of this pin when the CS# pin is a logic 0. A logic 0 on the CHSEL selects
the UART channel B while a logic 1 selects UART channel A. Normally,
CHSEL could just be an address line from the user CPU such as A4.
Bit-0 of the Alternate Function Register (AFR) can temporarily override
CHSEL function, allowing the user to write to both channel register
simultaneously with one write cycle when CS# is low. It is especially
useful during the initialization routine.
UART channel A Interrupt output (active high). A HIGH indicates chan-
nel A is requesting for service. For more details, see
UART channel B Interrupt output (active high). A HIGH indicates chan-
nel B is requesting for service. For more details, see
UART channel A Transmitter Ready (active low). The output provides
the TX FIFO/THR status for transmit channel A. See
UART channel B Transmitter Ready (active low). The output provides
the TX FIFO/THR status for transmit channel B. See
UART channel A Transmit Data or infrared encoder data. Standard
transmit and receive interface is enabled when MCR[6] = 0. In this
mode, the TX signal will be HIGH during reset or idle (no data). Infrared
IrDA transmit and receive interface is enabled when MCR[6] = 1. In the
Infrared mode, the inactive state (no data) for the Infrared encoder/
decoder interface is LOW. If it is not used, leave it unconnected.
3
HIGH PERFORMANCE DUART WITH 32-BYTE FIFO
D
ESCRIPTION
Figures 17
Figures 17
Table 2
Table
XR16V2652
2.
.
-
-
22
22
.
.

Related parts for xr16v2652il32