LAN9218I_07 SMSC [SMSC Corporation], LAN9218I_07 Datasheet - Page 77

no-image

LAN9218I_07

Manufacturer Part Number
LAN9218I_07
Description
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Manufacturer
SMSC [SMSC Corporation]
Datasheet
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Datasheet
SMSC
5.3.8
31-16
BITS
13-3
15
14
2
1
0
LAN9218i
Reserved.
Force TX Status Discard (TXS_DUMP). This self-clearing bit clears the TX
status FIFO of all pending status DWORD’s. When a ‘1’ is written, the TX
status pointers are cleared to zero.
Force TX Data Discard (TXD_DUMP). This self-clearing bit clears the TX
data FIFO of all pending data. When a ‘1’ is written, the TX data pointers
are cleared to zero.
Reserved
TX Status Allow Overrun (TXSAO). When this bit is cleared, data
transmission is suspended if the TX Status FIFO becomes full. Setting this
bit high allows the transmitter to continue operation with a full TX Status
FIFO.
Note:
Transmitter Enable (TX_ON). When this bit is set (1), the transmitter is
enabled. Any data in the TX FIFO will be sent. This bit is cleared
automatically when STOP_TX is set and the transmitter is halted.
Stop Transmitter (STOP_TX). When this bit is set (1), the transmitter will
finish the current frame, and will then stop transmitting. When the transmitter
has stopped this bit will clear. All writes to this bit are ignored while this bit
is high.
TX_CFG—Transmit Configuration Register
This register controls the transmit functions on the LAN9218i Ethernet Controller.
Offset:
This bit does not affect the operation of the TX Status FIFO Full
interrupt.
DESCRIPTION
70h
DATASHEET
77
Size:
32 bits
TYPE
R/W
R/W
RO
RO
SC
SC
SC
Revision 1.8 (06-06-07)
DEFAULT
0
0
0
0
0
-
-

Related parts for LAN9218I_07