SAK-C167CS-4R33M Infineon Technologies AG, SAK-C167CS-4R33M Datasheet - Page 59

no-image

SAK-C167CS-4R33M

Manufacturer Part Number
SAK-C167CS-4R33M
Description
16-Bit Single-Chip Microcontroller
Manufacturer
Infineon Technologies AG
Datasheet
AC Characteristics
Definition of Internal Timing
The internal operation of the C167CS is controlled by the internal CPU clock
edges of the CPU clock can trigger internal (e.g. pipeline) or external (e.g. bus cycles)
operations.
The specification of the external timing (AC Characteristics) therefore depends on the
time between two consecutive edges of the CPU clock, called “TCL” (see
Figure 11
The CPU clock signal
different mechanisms. The duration of TCLs and their variation (and also the derived
external timing) depends on the used mechanism to generate
be regarded when calculating the timings for the C167CS.
Note: The example for PLL operation shown in
The used mechanism to generate the basic CPU clock is selected by bitfield CLKCFG
in register RP0H.7-5.
Upon a long hardware reset register RP0H is loaded with the logic levels present on the
upper half of PORT0 (P0H), i.e. bitfield CLKCFG represents the logic levels on pins
Data Sheet
Phase Locked Loop Operation
f
f
Direct Clock Drive
f
f
Prescaler Operation
f
f
OSC
CPU
OSC
CPU
OSC
CPU
Generation Mechanisms for the CPU Clock
f
CPU
can be generated from the oscillator clock signal
55
Figure 11
refers to a PLL factor of 4.
TCL
f
CPU
TCL
. This influence must
TCL
TCL
TCL
TCL
MCT04338
C167CS-4R
Figure
V2.0, 2000-06
C167CS-L
f
CPU
f
OSC
. Both
11).
via

Related parts for SAK-C167CS-4R33M