FXL3SD206UMX Fairchild Semiconductor, FXL3SD206UMX Datasheet - Page 6

TRANSLATOR MUX/DEMUX SDIO 24MLP

FXL3SD206UMX

Manufacturer Part Number
FXL3SD206UMX
Description
TRANSLATOR MUX/DEMUX SDIO 24MLP
Manufacturer
Fairchild Semiconductor
Datasheet

Specifications of FXL3SD206UMX

Logic Function
Level Shifter
Number Of Bits
4
Input Type
Voltage
Output Type
Voltage
Data Rate
100Mbps
Number Of Channels
1
Number Of Outputs/channel
4
Differential - Input:output
No/No
Propagation Delay (max)
3.5ns
Voltage - Supply
1.65 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
24-UMLP
Supply Voltage
1.65 V ~ 3.6 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
FXL3SD206UMXTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FXL3SD206UMX
Manufacturer:
FSC
Quantity:
5 000
© 2009 Fairchild Semiconductor Corporation
FXL3SD206 • Rev. 1.0.0
Application Information
Power-Up / Power-Down Sequencing
FXL translators offer an advantage in that any V
be powered up first. This benefit derives from the chip
design. When VDDA or both VDD_HI and VDD_LO pins
are at 0 volts, outputs are in a high-impedance state
(see
multiplexer, the device allows the unselected port to
remain in a high-impedance state for power saving. The
control inputs (OE, CH_SEL, VDD_SEL) are designed
to track VDD_CON. An external pull-down resistor tying
OE to GND should be used to ensure that bus
contention, excessive current, or oscillations do not
occur during power-up/power-down. The size of the
pull-down resistor is based upon the current-sinking
capability of the device driving the OE pin.
During normal operation, V
equal to V
V
Table 1.
DD_LO
VDDA
OFF
ON
ON
ON
ON
Power
may exceed V
DD_LO
Power-Up Operation
Up
Don’t Care
VDD_HI
. During power-up or power-down,
OFF
OFF
ON
ON
Operation
DD_HI
without damaging the device.
DD_HI
must be greater than or
table
Don’t Care
VDD_LO
OFF
OFF
ON
ON
below). As a
DD
may
VDD_SEL
Don’t Care
Don’t Care
HIGH
HIGH
HIGH
LOW
LOW
LOW
6
The recommended power-up sequence is:
1.
2.
3.
4.
The recommended the power-down sequence is:
1.
2.
3.
4.
Apply the power to the first V
Apply the power to the second V
Set the CH_SEL and VDD_SEL pin according to
the application.
Drive the OE input high to enable the device.
Drive the OE input low to disable the device.
Remove the setting of CH_SEL and VDD_SEL pin.
Remove power from either V
Remove power from other V
Enabled, Reference to VDD_LO
Enabled, Reference to VDD_LO
Enabled, Reference to VDD_HI
Enabled, Reference to VDD_HI
Port B or C Outputs
High Impedance
High Impedance
High Impedance
High Impedance
DD
DD
DD
.
.
.
DD
.
www.fairchildsemi.com

Related parts for FXL3SD206UMX