NAND04GW3B2DN6E NUMONYX, NAND04GW3B2DN6E Datasheet - Page 37

IC FLASH 4GBIT 48TSOP

NAND04GW3B2DN6E

Manufacturer Part Number
NAND04GW3B2DN6E
Description
IC FLASH 4GBIT 48TSOP
Manufacturer
NUMONYX
Datasheet

Specifications of NAND04GW3B2DN6E

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
4G (512M x 8)
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NAND04GW3B2DN6E
Manufacturer:
StarMicro
Quantity:
872
Part Number:
NAND04GW3B2DN6E
Manufacturer:
ST
Quantity:
5 645
Part Number:
NAND04GW3B2DN6E
Manufacturer:
ST
Quantity:
8 000
Part Number:
NAND04GW3B2DN6E
Manufacturer:
ST
0
Part Number:
NAND04GW3B2DN6E
Manufacturer:
ST
Quantity:
20 000
NAND04G-B2D, NAND08G-BxC
6.11.2
6.11.3
Note:
6.11.4
6.11.5
Table 14.
1. Only valid for cache operations.
SR4, SR3, SR2,
SR7
SR6
SR5
SR1
SR0
Bit
P/E/R controller and cache ready/busy bit (SR6)
Status register bit SR6 has two different functions depending on the current operation.
During cache operations, SR6 acts as a cache ready/busy bit, which indicates whether the
cache register is ready to accept new data. When SR6 is set to '0', the cache register is
busy, and when SR6 is set to '1', the cache register is ready to accept new data.
During all other operations, SR6 acts as a P/E/R controller bit, which indicates whether the
P/E/R controller is active or inactive. When the P/E/R controller bit is set to ‘0’, the P/E/R
controller is active (device is busy); when the bit is set to ‘1’, the P/E/R controller is inactive
(device is ready).
P/E/R controller bit (SR5)
The Program/Erase/Read controller bit indicates whether the P/E/R controller is active or
inactive during cache operations. When the P/E/R controller bit is set to ‘0’, the P/E/R
controller is active (device is busy); when the bit is set to ‘1’, the P/E/R controller is inactive
(device is ready).
This bit is only valid for cache operations.
Error bit (SR0)
The error bit identifies if any errors have been detected by the P/E/R controller. The error bit
is set to ’1’ when a program or erase operation has failed to write the correct data to the
memory. If the error bit is set to ‘0’ the operation has completed successfully.
SR4, SR3, SR2 and SR1 are reserved
Status register bits
Program/Erase/Read controller
Program/Erase/Read controller
Write protection
Generic error
Reserved
Name
(1)
Logic level
‘don’t care’
‘1’
‘0’
'1'
'0'
'1'
'0'
'1'
'0'
Not protected
Protected
P/E/R controller inactive, device ready
P/E/R controller active, device busy
P/E/R controller inactive, device ready
P/E/R controller active, device busy
Error – operation failed
No error – operation successful
Definition
Device operations
37/72

Related parts for NAND04GW3B2DN6E