ATMEGA16U2-16AU Atmel, ATMEGA16U2-16AU Datasheet - Page 57

no-image

ATMEGA16U2-16AU

Manufacturer Part Number
ATMEGA16U2-16AU
Description
8-bit Microcontrollers - MCU 16K Flash
Manufacturer
Atmel
Datasheet

Specifications of ATMEGA16U2-16AU

Product Category
8-bit Microcontrollers - MCU
Rohs
yes
Core
AVR
Data Bus Width
8 bit
Program Memory Size
16 KB
Data Ram Size
1.25 KB
Data Rom Size
512 B
Program Memory Type
Flash
Factory Pack Quantity
1250
10.5.3
7799D–AVR–11/10
WDTCKD – Watchdog Timer Clock Divider Register
function of the Watchdog System Reset mode. If the interrupt is not executed before the next
time-out, a System Reset will be applied.
Table 10-1.
• Bit 4 - WDCE: Watchdog Change Enable
This bit is used in timed sequences for changing WDE and prescaler bits. To clear the WDE bit,
and/or change the prescaler bits, WDCE must be set.
Once written to one, hardware will clear WDCE after four clock cycles.
• Bit 3 - WDE: Watchdog System Reset Enable
WDE is overridden by WDRF in MCUSR. This means that WDE is always set when WDRF is
set. To clear WDE, WDRF must be cleared first. This feature ensures multiple resets during con-
ditions causing failure, and a safe start-up after the failure.
• Bit 5, 2:0 - WDP[3:0]: Watchdog Timer Prescaler 3, 2, 1 and 0
The WDP3..0 bits determine the Watchdog Timer prescaling when the Watchdog Timer is run-
ning. The different prescaling values and their corresponding time-out periods are shown in
Table on page
• Bit 7:6 - Res: Reserved bits
These bits are reserved and will always read as zero.
• Bit 5 - WDEWIFCL: Watchdog Early Warning Flag Clear Mode
When this bit has been set by software, the WDEWIF interrupt flag is not cleared by hardware
when entering the Watchdog Interrupt subroutine (it has to be cleared by software by writing a
logic one to the flag).
When cleared, the WDEWIF is cleared by hardware when executing the corresponding interrupt
handling vector.
• Bit 4 - WCLKD2 bit: Watchdog Timer Clock Divider
See
Bit
(0x62)
Read/Write
Initial Value
1 (unprogrammed)
1 (unprogrammed)
1 (unprogrammed)
1 (unprogrammed)
WDTON (Fuse)
0 (programmed)
“Bit 1:0 - WCLKD[1:0]: Watchdog Timer Clock Divider” on page
Watchdog Timer Configuration
R
7
0
-
58.
R
6
0
-
WDE
0
0
1
1
x
WDEWIF-
R/W
CM
5
0
WDIE
0
1
0
1
x
WCLKD2
R/W
4
0
Mode
Stopped
Interrupt Mode
System Reset Mode
Interrupt and System
Reset Mode
System Reset Mode
WDEWIF
R/W
ATmega8U2/16U2/32U2
3
0
WDEWIE
R/W
2
0
WCLKD1
58.
R/W
1
0
Action on 2x Time-out
None
Interrupt
Reset
Interrupt, then go to
System Reset Mode
Reset
WCLKD0
R/W
0
0
WDTCKD
57

Related parts for ATMEGA16U2-16AU