R0E0200F0EMU00 Renesas Electronics America, R0E0200F0EMU00 Datasheet - Page 69

no-image

R0E0200F0EMU00

Manufacturer Part Number
R0E0200F0EMU00
Description
EMULATOR E200 MAIN BODY-SH7780
Manufacturer
Renesas Electronics America
Series
SuperH®r
Type
In-Circuit Emulatorr
Datasheet

Specifications of R0E0200F0EMU00

Contents
Emulator Board, Cables, Software and Documentation
For Use With/related Products
SH7780
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Table 1.4 Measurement Items (cont)
Classification
CPU
performance
(cont)
TLB
performance
Instruction bus
performance
Type
Stalled
cycle
TLB
Instruction
Measurement Item
Cycles stalled in full-
trace mode (with
multi-counts)
Cycles stalled in full-
trace mode (without
multi-counts)
Number of UTLB miss
for instruction fetch
Number of UTLB miss
for operand fetch
Number of ITLB miss
Number of memory
accesses for
instruction fetch
Number of instruction
cache access
Option
SFM
SF
UMI
UMO
IM
MIF
IC
Note
All items are counted
independently.
This item is not counted if the
stall cycle is generated
simultaneously with a stall
cycle that has occurred due
to instruction execution.
The number of TLB-miss
exceptions generated by an
instruction fetch (number of
EXPEVT sets).
The number of TLB-miss
exceptions generated by an
operand access (number of
EXPEVT sets).
The number of ITLB misses
for valid accesses (does not
include UTLB hits or misses).
The number of memory
accesses by an instruction
fetch.
Accesses canceled by an
instruction-fetch bus are not
counted.
Instruction fetches, which
have been fetched in
anticipation of a branch but
not actually executed, are
counted.
Accesses by the PREFI
instruction are included.
The number of accesses for
an instruction cache during
memory access of the
opcode.
43

Related parts for R0E0200F0EMU00