HD6417750SF167V Renesas Electronics America, HD6417750SF167V Datasheet - Page 462

MPU 3V 16K PB-FREE 208-QFP

HD6417750SF167V

Manufacturer Part Number
HD6417750SF167V
Description
MPU 3V 16K PB-FREE 208-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417750SF167V

Core Processor
SH-4
Core Size
32-Bit
Speed
167MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
28
Program Memory Type
ROMless
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
208-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417750SF167V
Manufacturer:
INTERSIL
Quantity:
18 720
Part Number:
HD6417750SF167V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 13 Bus State Controller (BSC)
Bit 16—DMAC Burst Mode Transfer Priority Setting (DMABST) (SH7750R Only):
Specifies the priority of burst mode transfers by the DMAC. When OFF, the priority is as follows:
bus privilege released, refresh, DMAC, CPU. When ON, the bus privileges are released and
refresh operations are not performed until the end of the DMAC's burst transfer. This bit is
initialized at a power-on reset.
Bit 16: DMABST
0
1
Bit 15—High Impedance Control (HIZMEM): Specifies the state of address and other signals
(A[25:0], BS, CSn, RD/WR, CE2A, CE2B) in software standby mode.
Bit 15: HIZMEM
0
1
Bit 14—High Impedance Control (HIZCNT): Specifies the state of the RAS and CAS signals in
software standby mode and when the bus is released.
Bit 14: HIZCNT
0
1
Rev.7.00 Oct. 10, 2008 Page 376 of 1074
REJ09B0366-0700
Description
DMAC burst mode transfer priority specification OFF
DMAC burst mode transfer priority specification ON
Description
The A[25:0], BS, CSn, RD/WR, CE2A, and CE2B signals go to high-
impedance (High-Z) in standby mode and when the bus is released
The A[25:0], BS, CSn, RD/WR, CE2A, and CE2B signals are driven in
standby mode. When the bus is released, they go to high-impedance.
Description
The RAS, RAS2, WEn/CASn/DQMn, RD/CASS/FRAME, and RD2 signals
go to high-impedance (High-Z) in standby mode and when the bus is
released
The RAS, RAS2, WEn/CASn/DQMn, RD/CASS/FRAME, and RD2 signals
are driven in standby mode and when the bus is released
(Initial value)
(Initial value)
(Initial value)

Related parts for HD6417750SF167V