KIT33912G5DGEVME Freescale Semiconductor, KIT33912G5DGEVME Datasheet - Page 31

Power Management Modules & Development Tools 33912G5 LIN SBC KIT

KIT33912G5DGEVME

Manufacturer Part Number
KIT33912G5DGEVME
Description
Power Management Modules & Development Tools 33912G5 LIN SBC KIT
Manufacturer
Freescale Semiconductor
Type
Motor / Motion Controllers & Driversr
Datasheets

Specifications of KIT33912G5DGEVME

Interface Type
SPI
Product
Power Management Modules
Silicon Manufacturer
Freescale
Silicon Core Number
MC33912
Kit Application Type
Interface
Application Sub Type
LIN System
Kit Contents
Board, CD, Misc Cable
Rohs Compliant
Yes
For Use With/related Products
MC33912
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
RST Wake-up
RST pin is held low long enough to pass the internal glitch
filter. Then, the 33912 will change to Normal Request or
Normal modes depending on the WDCONF pin
configuration. The RST wake-up does not generate an
interrupt and is not reported via SPI.
configured:
configured:
WINDOW WATCHDOG
which is active in Normal mode. The watchdog can be
configured by an external resistor connected to the WDCONF
pin. The resistor is used to achieve higher precision in the
timebase used for the watchdog.
MOD bits of the Mode Control Register (MCR).
not allowed, but after the first half of the SPI timeout window,
the clear operation opens. If a clear operation is performed
outside the window, the 33912 will reset the MCU, in the
same way as when the watchdog overflows.
Analog Integrated Circuit Device Data
Freescale Semiconductor
While in Stop mode, the 33912 can wake-up when the
From Stop mode, the following wake-up events can be
• Wake-up from Lx inputs without cyclic sense
• Cyclic sense wake-up inputs
• Force wake-up
• CS wake-up
• LIN wake-up
• RST wake-up
From Sleep mode, the following wake-up events can be
• Wake-up from Lx inputs without cyclic sense
• Cyclic sense wake-up inputs
• Force wake-up
• LIN wake-up
The 33912 includes a configurable window watchdog
SPI clears are performed by writing through the SPI in the
During the first half of the SPI timeout, watchdog clears are
must connect the WDCONF pin to ground. This measure
effectively disables Normal Request mode. The WDOFF bit
in the Watchdog Status Register (WDSR) will be set. This
condition is only detected during Reset mode.
the watchdog falls back to the internal lower precision
timebase of 150 ms (typ.) and signals the faulty condition
through the Watchdog Status Register (WDSR).
prescaler which can be configured by the Timing Control
Register (TIMCR). During Normal Request mode, the
window watchdog is not active but there is a 150 ms (typ.)
timeout for leaving the Normal Request mode. In case of a
timeout, the 33912 will enter into Reset mode, resetting the
microcontroller before entering again into Normal Request
mode.
FAULTS DETECTION MANAGEMENT
or under-voltage on VS1, TxD in permanent Dominant State,
Over-temperature on HS, LIN. It is able to take corrective
actions accordingly. Most of faults are monitoring through
SPI and the Interrupt pin. The microcontroller can also take
actions.
device is able to detect with associated conditions. The status
for a device recovery and the SPI or pins monitoring are also
described.
To disable the watchdog function in Normal mode the user
If neither a resistor nor a connection to ground is detected,
The watchdog timebase can be further divided by a
The 33912 has the capability to detect faults like an over
The following table summarizes all fault sources the
WD TIMING X 50%
NO WATCHDOG CLEAR
Figure 15. Window Watchdog Operation
WINDOW CLOSED
WD TIMING SELECTED BY RESISTOR
ALLOWED
ON WDCONF PIN
WD PERIOD (t
FUNCTIONAL DEVICE OPERATIONS
PWD
WD TIMING X 50%
FOR WATCHDOG
OPERATIONAL MODES
WINDOW OPEN
)
CLEAR
33912
31

Related parts for KIT33912G5DGEVME