AD5383BST-3 Analog Devices Inc, AD5383BST-3 Datasheet - Page 21

no-image

AD5383BST-3

Manufacturer Part Number
AD5383BST-3
Description
IC DAC 12BIT 32CH 3V 100-LQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5383BST-3

Design Resources
32 Channels of Programmable Voltage with Excellent Temperature Drift Performance Using AD5383 (CN0014) AD5383 Channel Monitor Function (CN0015)
Settling Time
6µs
Number Of Bits
12
Data Interface
Serial, Parallel
Number Of Converters
32
Voltage Supply Source
Single Supply
Power Dissipation (max)
39mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
FUNCTIONAL DESCRIPTION
DAC ARCHITECTURE—GENERAL
The AD5383 is a complete, single-supply, 32-channel voltage
output DAC that offers 12-bit resolution. The part is available in
a 100-lead LQFP package and features both a parallel and a
serial interface. This product includes an internal, software
selectable, 1.25 V/2.5 V, 10 ppm/°C reference that can be used
to drive the buffered reference inputs; alternatively, an external
reference can be used to drive these inputs. Internal/external
reference selection is via the CR8 bit in the control register;
CR10 selects the reference magnitude if the internal reference is
selected. All channels have an on-chip output amplifier with
rail-to-rail output capable of driving 5 kΩ in parallel with a
200 pF load.
The architecture of a single DAC channel consists of a 12-bit
resistor-string DAC followed by an output buffer amplifier
operating at a gain of 2. This resistor-string architecture
guarantees DAC monotonicity. The 12-bit binary digital code
loaded to the DAC register determines at which node on the
string the voltage is tapped off before being fed to the output
amplifier. Each channel on these devices contains independent
offset and gain control registers that allow the user to digitally
trim offset and gain. These registers give the user the ability to
calibrate out errors in the complete signal chain, including the
DAC, using the internal m and c registers, which hold the
correction factors. All channels are double buffered, allowing
synchronous updating of all channels using the LDAC pin.
Figure 27
AD5383. The digital input transfer function for each DAC can
be represented as
where:
x2 = the data-word loaded to the resistor string DAC.
x1 = the 12-bit data-word written to the DAC input register.
m = the gain coefficient (default is 0xFFE). The gain coefficient
is written to the 11 most significant bits (DB11 to DB1) and the
LSB (DB0) is 0.
n = DAC resolution (n = 12 for AD5383).
c = the12-bit offset coefficient (default is 0x800).
INPUT DATA
x2 = [(m + 2)/ 2
shows a block diagram of a single channel on the
×1 INPUT
m REG
c REG
REG
Figure 27. Single-Channel Architecture
×2
n
× x1] + (c – 2
DAC
REG
12-BIT
V
DAC
REF
n – 1
)
AV
DD
R
R
V
OUT
Rev. B | Page 21 of 40
The complete transfer function for these devices can be
represented as
where x2 is the data-word loaded to the resistor string DAC.
V
externally applied to the DAC REFOUT/REFIN pin. For
specified performance, an external reference voltage of 2.5 V is
recommended for the AD5380-5 and 1.25 V for the AD5380-3.
DATA DECODING
The AD5383 contains a 12-bit data bus, DB11 to DB0.
Depending on the value of REG1 and REG0 (see Table 11), this
data is loaded into the addressed DAC input registers, offset (c)
registers, or gain (m) registers. The format data, offset (c), and
gain (m) register contents are shown in Table 12 to Table 14.
Table 11. Register Selection
REG1
1
1
0
0
Table 12. DAC Data Format (REG1 = 1, REG0 = 1)
DB11 to DB0
1111
1111
1000
1000
0111
0000
0000
Table 13. Offset Data Format (REG1 = 1, REG0 = 0)
DB11 to DB0
1111
1111
1000
1000
0111
0000
0000
Table 14. Gain Data Format (REG1 = 0, REG0 = 1)
DB11 to DB1
1111
1011
0111
0011
0000
REF
is the internal reference voltage or the reference voltage
V
OUT
= 2 × V
REG0
1
0
1
0
1111
1111
0000
0000
1111
0000
0000
1111
1111
0000
0000
1111
0000
0000
1111
1111
1111
1111
0000
REF
× x2/2
Register Selected
Input Data Register (x1)
Offset Register (c)
Gain Register (m)
Special Function Registers (SFRs)
1111
1110
0001
0000
1111
0001
0000
n
1111
1110
0001
0000
1111
0001
0000
1110
1110
1110
1110
0000
DAC Output (V)
2 V
2 V
2 V
2 V
2 V
2 V
0
REF
REF
REF
REF
REF
REF
× (4095/4096)
× (4094/4096)
× (2049/4096)
× (2048/4096)
× (2047/4096)
× (1/4096)
Offset (LSB)
+2048
+2047
+1
0
–1
–2047
–2048
Gain Factor
1
0.75
0.5
0.25
0
AD5383

Related parts for AD5383BST-3