AD5383BST-3 Analog Devices Inc, AD5383BST-3 Datasheet - Page 31

no-image

AD5383BST-3

Manufacturer Part Number
AD5383BST-3
Description
IC DAC 12BIT 32CH 3V 100-LQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5383BST-3

Design Resources
32 Channels of Programmable Voltage with Excellent Temperature Drift Performance Using AD5383 (CN0014) AD5383 Channel Monitor Function (CN0015)
Settling Time
6µs
Number Of Bits
12
Data Interface
Serial, Parallel
Number Of Converters
32
Voltage Supply Source
Single Supply
Power Dissipation (max)
39mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
MICROPROCESSOR INTERFACING
Parallel Interface
The AD5383 can be interfaced to a variety of 16-bit microcon-
trollers or DSP processors. Figure 35 shows the AD5383 family
interfaced to a generic 16-bit microcontroller/DSP processor. The
lower address lines from the processor are connected to A0 to
A4 on the AD5383. The upper address lines are decoded to
provide a CS , LDAC signal for the AD5383. The fast interface
timing of the AD5383 allows direct interface to a wide variety of
microcontrollers and DSPs, as shown in
AD5383 to MC68HC11
The serial peripheral interface (SPI) on the MC68HC11 is
configured for master mode (MSTR = 1), the clock polarity bit
(CPOL) = 0, and the clock phase bit (CPHA) = 1. The SPI is
configured by writing to the SPI control register (SPCR)—see
the 68HC11 User Manual. SCK of the 68HC11 drives the SCLK
of the AD5383, the MOSI output drives the serial data line
(DIN) of the AD5383, and the MISO input is driven from
DOUT. The SYNC signal is derived from a port line (PC7).
DSP PROCESSOR*
μCONTROLLER/
UPPER BITS OF
ADDRESS BUS
DATA
BUS
Figure 35
R/W
D15
D0
A4
A3
A2
A1
A0
.
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 35. AD5383-to-Parallel Interface
Rev. B | Page 31 of 40
ADDRESS
DECODE
When data is being transmitted to the AD5383, the SYNC line
is taken low (PC7). Data appearing on the MOSI output is valid
on the falling edge of SCK. Serial data from the 68HC11 is
transmitted in 8-bit bytes with only eight falling clock edges
occurring in the transmit cycle.
MC68HC11
REG1
REG0
D11
D0
CS
LDAC
A4
A3
A2
A1
A0
WR
MISO
MOSI
SCK
PC7
Figure 34. AD5383-to-MC68HC11 Interface
AD5383
DV
DD
SER/PAR
RESET
SDO
DIN
SCLK
SYNC
SPI/I
AD5383
2
C
AD5383

Related parts for AD5383BST-3