EP1AGX20CF484C6N Altera, EP1AGX20CF484C6N Datasheet - Page 102

IC ARRIA GX FPGA 20K 484FBGA

EP1AGX20CF484C6N

Manufacturer Part Number
EP1AGX20CF484C6N
Description
IC ARRIA GX FPGA 20K 484FBGA
Manufacturer
Altera
Series
Arria GXr
Datasheet

Specifications of EP1AGX20CF484C6N

Number Of Logic Elements/cells
21580
Number Of Labs/clbs
1079
Total Ram Bits
1229184
Number Of I /o
230
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Arria™ GX
Number Of Logic Blocks/elements
21580
# I/os (max)
230
Process Technology
CMOS
Operating Supply Voltage (typ)
1.2V
Logic Cells
21580
Ram Bits
1229184
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
No. Of Macrocells
21580
Family Type
Arria GX
No. Of I/o's
230
Operating Frequency Max
622.08MHz
Operating Temperature Range
0°C To +85°C
Logic Case Style
BGA
No. Of Pins
484
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2395

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP1AGX20CF484C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
Quantity:
8 000
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
0
Part Number:
EP1AGX20CF484C6N
Manufacturer:
ALTERA
Quantity:
40
2–96
Table 2–26. On-Chip Termination Support by I/O Banks
Arria GX Device Handbook, Volume 1
Series termination
Differential termination
Note to
(1) Clock pins CLK1 and CLK3, and pins FPLL[7..8]CLK do not support differential on-chip termination. Clock pins CLK0 and
On-Chip Termination Support
CLK2, do support differential on-chip termination. Clock pins in the top and bottom banks (CLK[4..7, 12..15]) do not
support differential on-chip termination.
Table
2–26:
f
f
Arria GX devices provide two types of termination:
Table 2–26
On-Chip Differential Termination (R
Arria GX devices support internal differential termination with a nominal resistance
value of 100  for LVDS input receiver buffers. LVPECL input signals (supported on
clock pins only) require an external termination resistor. R
the full range of supported differential data rates as shown in the High-Speed I/O
Specifications section of the
For more information about R
with DPA in Arria GX Devices
For more information about tolerance specifications for R
Switching Characteristics
(1)
On-chip differential termination (R
On-chip series termination (R
I/O Standard Support
SSTL-2 class I and II
1.8-V HSTL class II
lists the Arria GX OCT support per I/O bank.
1.8-V HSTL class I
1.5-V HSTL class I
SSTL-18 class II
SSTL-18 class I
HyperTransport
3.3-V LVCMOS
2.5-V LVCMOS
1.8-V LVCMOS
1.5-V LVCMOS
3.3-V LVTTL
2.5-V LVTTL
1.8-V LVTTL
1.5-V LVTTL
1.2-V HSTL
technology
LVDS
chapter.
DC & Switching Characteristics
chapter.
D
OCT, refer to the
Top and Bottom Banks
S
OCT)
D
(3, 4, 7, 8)
OCT)
D
OCT)
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
High-Speed Differential I/O Interfaces
chapter.
D
© December 2009 Altera Corporation
Left Bank (1, 2)
D
OCT, refer to the
OCT is supported across
Chapter 2: Arria GX Architecture
v
v
v
v
v
v
v
v
v
v
v
v
v
v
DC &
I/O Structure

Related parts for EP1AGX20CF484C6N