XCS05XL-4VQG100C Xilinx Inc, XCS05XL-4VQG100C Datasheet - Page 46

IC SPARTAN-XL FPGA 5K 100-VQFP

XCS05XL-4VQG100C

Manufacturer Part Number
XCS05XL-4VQG100C
Description
IC SPARTAN-XL FPGA 5K 100-VQFP
Manufacturer
Xilinx Inc
Series
Spartan™-XLr
Datasheet

Specifications of XCS05XL-4VQG100C

Number Of Logic Elements/cells
238
Number Of Labs/clbs
100
Total Ram Bits
3200
Number Of I /o
77
Number Of Gates
5000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
100-TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1289

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
1 100
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
136
Part Number:
XCS05XL-4VQG100C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
200
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
10
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Spartan and Spartan-XL FPGA Families Data Sheet
Spartan Family CLB RAM Synchronous (Edge-Triggered) Write Operation Guidelines
(continued)
All devices are 100% functionally tested. Internal timing
parameters are derived from measuring internal test pat-
terns. Listed below are representative values. For more
specific, more precise, and worst-case guaranteed data,
use the values reported by the static timing analyzer (TRCE
Dual-Port RAM Synchronous (Edge-Triggered) Write Operation Characteristics
Spartan Family CLB RAM Synchronous (Edge-Triggered) Write Timing
Single Port
46
Notes:
1.
DATA OUT
Write Operation
ADDRESS
WCLK (K)
DATA IN
Symbol
T
T
T
T
T
T
T
T
T
Read Operation timing for 16 x 1 dual-port RAM option is identical to 16 x 2 single-port RAM timing
WODS
WCDS
WPDS
WSDS
WHDS
ASDS
AHDS
DSDS
DHDS
WE
T
Clock K pulse width (active edge)
Address setup time before clock K
Address hold time after clock K
DIN setup time before clock K
DIN hold time after clock K
WE setup time before clock K
WE hold time after clock K
Data valid after clock K
Address write cycle time (clock K period)
ILO
T
T
T
WSS
DSS
ASS
T
WOS
OLD
Dual Port RAM
T
WPS
T
T
T
NEW
AHS
WHS
DHS
www.xilinx.com
T
ILO
in the Xilinx Development System) and back-annotated to
the simulation netlist. All timing parameters assume
worst-case operating conditions (supply voltage and junc-
tion temperature). Values apply to all Spartan devices and
are expressed in nanoseconds unless otherwise noted.
DATA OUT
ADDRESS
WCLK (K)
DATA IN
Dual Port
WE
Size
16x1
16x1
16x1
16x1
16x1
16x1
16x1
16x1
16x1
T
ILO
(1)
Min
8.0
4.0
1.5
1.5
1.5
0
0
0
-
T
T
T
DSDS
ASDS
WSDS
-4
Max
T
6.5
WODS
-
-
-
-
-
-
-
-
DS060 (v1.8) June 26, 2008
OLD
11.6
Min
Product Specification
5.8
2.1
1.6
1.6
0
0
0
-
-3
T
WPDS
Max
7.0
T
T
T
-
-
-
-
-
-
-
-
NEW
WHDS
T
AHDS
DHDS
DS060_34_011300
ILO
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
R

Related parts for XCS05XL-4VQG100C