XCS05XL-4VQG100C Xilinx Inc, XCS05XL-4VQG100C Datasheet - Page 53

IC SPARTAN-XL FPGA 5K 100-VQFP

XCS05XL-4VQG100C

Manufacturer Part Number
XCS05XL-4VQG100C
Description
IC SPARTAN-XL FPGA 5K 100-VQFP
Manufacturer
Xilinx Inc
Series
Spartan™-XLr
Datasheet

Specifications of XCS05XL-4VQG100C

Number Of Logic Elements/cells
238
Number Of Labs/clbs
100
Total Ram Bits
3200
Number Of I /o
77
Number Of Gates
5000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
100-TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1289

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
1 100
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
136
Part Number:
XCS05XL-4VQG100C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
200
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
Quantity:
10
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX
0
Part Number:
XCS05XL-4VQG100C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Spartan-XL Family DC Characteristics Over Operating Conditions
Supply Current Requirements During Power-On
Spartan-XL FPGAs require that a minimum supply current
I
on. If more current is available, the FPGA can consume
more than I
reliability.
DS060 (v1.8) June 26, 2008
Product Specification
Notes:
1.
2.
3.
4.
5.
Notes:
1.
2.
3.
CCPO
Symbol
Symbol
I
T
I
I
CCPD
I
I
V
V
V
With up to 64 pins simultaneously sinking 12 mA (default mode).
With up to 64 pins simultaneously sinking 24 mA (with 24 mA option selected).
With 5V tolerance not selected, no internal oscillators, and the FPGA configured with the Tie option.
With no output current loads, no active input resistors, and all package pins at V
With PWRDWN active.
The I
The ramp time is measured from GND to V
V
CCO
C
CCPO
RPU
RPD
CCPO
I
OH
DR
OL
CC
L
IN
be provided to the V
must not dip in the negative direction during power on.
CCPO
CCPO
R
High-level output voltage @ I
High-level output voltage @ I
Low-level output voltage @ I
Low-level output voltage @ I
Low-level output voltage @ I
Data retention supply voltage (below which configuration data
may be lost)
Quiescent FPGA supply current
Power Down FPGA supply current
Input or output leakage current
Input capacitance (sample tested)
Pad pull-up (when selected) @ V
Pad pull-down (when selected) @ V
requirement applies for a brief time (commonly only a few milliseconds) when V
Total V
V
CC
min., though this cannot adversely affect
ramp time
CC
supply current required during power-on
CC
(2,3)
lines for a successful power
Description
Description
OL
OL
OL
OH
OH
CC
= 12.0 mA, V
= 24.0 mA, V
= 1500 μA, (LVCMOS)
(3,4)
= –4.0 mA, V
= –500 μA, (LVCMOS)
max on a fully loaded board.
IN
(3,5)
= 0V (sample tested)
IN
= 3.3V (sample tested)
www.xilinx.com
CC
CC
CC
min (LVTTL)
min (LVTTL)
min (LVTTL)
A maximum limit for I
using foldback/crowbar supplies and fuses. It is possible to
control the magnitude of I
available to the FPGA. A current limit below the trip level will
avoid inadvertently activating over-current protection cir-
cuits.
Commercial
Industrial
Commercial
Industrial
Spartan and Spartan-XL FPGA Families Data Sheet
(1)
(2)
CC
or GND.
90% V
0.02
0.02
Min
–10
CCPO
2.4
2.5
-
-
-
-
-
-
-
-
CC
Min
100
CC
CCPO
-
ramps from 0 to 3.3V.
is not specified. Be careful when
by limiting the supply current
Typ.
0.1
0.1
0.1
0.1
-
-
-
-
-
-
-
-
-
-
Max
50
-
10% V
Max
0.25
0.4
0.4
2.5
2.5
10
10
5
5
-
-
-
-
CC
Units
mA
ms
Units
mA
mA
mA
mA
mA
mA
μA
pF
V
V
V
V
V
V
53

Related parts for XCS05XL-4VQG100C