XA3S700A-4FGG400Q Xilinx Inc, XA3S700A-4FGG400Q Datasheet - Page 35

IC FPGA SPARTAN-3A 700K 400-FBGA

XA3S700A-4FGG400Q

Manufacturer Part Number
XA3S700A-4FGG400Q
Description
IC FPGA SPARTAN-3A 700K 400-FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3A XAr
Datasheet

Specifications of XA3S700A-4FGG400Q

Number Of Logic Elements/cells
13248
Number Of Labs/clbs
1472
Total Ram Bits
368640
Number Of I /o
311
Number Of Gates
700000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 125°C
Package / Case
400-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S700A-4FGG400Q
Manufacturer:
XILINX
Quantity:
308
Part Number:
XA3S700A-4FGG400Q
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S700A-4FGG400Q
Manufacturer:
XILINX
0
Part Number:
XA3S700A-4FGG400Q
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Configurable Logic Block (CLB) Timing
Table 29: CLB (SLICEM) Timing
DS681 (v1.1) February 3, 2009
Product Specification
Notes:
1.
Clock-to-Output Times
T
Setup Times
T
T
Hold Times
T
T
Clock Timing
T
T
F
Propagation Times
T
Set/Reset Pulse Width
T
AS
AH
CKO
DICK
CKDI
CH
CL
TOG
ILO
RPW_CLB
The numbers in this table are based on the operating conditions set forth in
Symbol
R
When reading from the FFX (FFY) Flip-Flop, the time from the active
transition at the CLK input to data appearing at the XQ (YQ) output
Time from the setup of data at the F or G input to the active transition at
the CLK input of the CLB
Time from the setup of data at the BX or BY input to the active transition
at the CLK input of the CLB
Time from the active transition at the CLK input to the point where data
is last held at the F or G input
Time from the active transition at the CLK input to the point where data
is last held at the BX or BY input
The High pulse width of the CLB’s CLK signal
The Low pulse width of the CLK signal
Toggle frequency (for export control)
The time it takes for data to travel from the CLB’s F (G) input to the X (Y)
output
The minimum allowable pulse width, High or Low, to the CLB’s SR input
Description
www.xilinx.com
Table
8.
0.36
1.88
0.75
0.75
1.61
Min
Speed Grade
0
0
0
-4
Max
0.68
0.71
667
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
35

Related parts for XA3S700A-4FGG400Q